



## III–V compound semiconductor transistors—from planar to nanowire structures

## Heike Riel, Lars-Erik Wernersson, Minghwei Hong, and Jesús A. del Alamo

Conventional silicon transistor scaling is fast approaching its limits. An extension of the logic device roadmap to further improve future performance increases of integrated circuits is required to propel the electronics industry. Attention is turning to III-V compound semiconductors that are well positioned to replace silicon as the base material in logic switching devices. Their outstanding electron transport properties and the possibility to tune heterostructures provide tremendous opportunities to engineer novel nanometerscale logic transistors. The scaling constraints require an evolution from planar III-V metal oxide semiconductor field-effect transistors (MOSFETs) toward transistor channels with a three-dimensional structure, such as nanowire FETs, to achieve future performance needs for complementary metal oxide semiconductor (CMOS) nodes beyond 10 nm. Further device innovations are required to increase energy efficiency. This could be addressed by tunnel FETs (TFETs), which rely on interband tunneling and thus require advanced III-V heterostructures for optimized performance. This article describes the challenges and recent progress toward the development of III-V MOSFETs and heterostructure TFETs - from planar to nanowire devices-integrated on a silicon platform to make these technologies suitable for future CMOS applications.

#### Introduction

For more than 40 years, miniaturization of semiconductor technology has been the driving force for the success of information technology. A continuous decrease in transistor dimensions has led to higher device densities and enabled extraordinary improvements in logic performance together with a cost reduction for microprocessors. Today, however, scaling is seriously challenged, as silicon (Si) complementary metal oxide semiconductor (CMOS) field-effect transistors (FETs) are reaching their fundamental physical limits.<sup>1,2</sup> Increasing leakage currents and the saturation of supply voltage scaling at around 0.8-0.9 V result in high power consumptionthe largest problem of advanced CMOS technology today.2-5 Thus, future scaling will require reducing the supply voltage to lower the power consumption. New strategies such as the use of innovative device architectures, novel materials, and new device operation mechanisms are needed on the Si platform to

energize the future roadmap and enable continued dimensional scaling and required operation voltage reduction without compromising performance.

Implementing novel FET architectures—switching from a planar channel to a three-dimensional (3D) fin-like and nanowire (NW) channel (see **Figure 1**a)—is the first disruptive technology the Si industry is currently taking to enable the next nodes of scaling below the 20 nm gate length. This device evolution, starting with a thin fin covered by the gate on two or three sides (FinFET or Trigate-FET, respectively) and moving to NW FETs with a cylindrical gate-all-around (GAA) channel, as shown in Figure 1a, results in increasing the electrostatic integrity.<sup>6,7</sup> The improved electrostatic gate control minimizes short-channel effects (SCEs) that degrade the ideal metal oxide semiconductor field-effect transistor (MOSFET) characteristics and allows a steeper transition from the OFF- to the ON-state (see Figure 1b), which is crucial to

Heike Riel, Materials Integration and Nanoscale Devices, IBM Research, Switzerland; hei@zurich.ibm.com

Lars-Erik Wernersson, Lund University, Sweden; lars-erik.wernersson@eit.lth.se

Minghwei Hong, Department of Physics and Graduate Institute of Applied Physics, National Taiwan University, Taiwan; mhong@phys.ntu.edu.tw Jesús A. del Alamo, Microsystems Technology Laboratories, Massachusetts Institute of Technology, USA; alamo@mit.edu DOI: 10.1557/mrs.2014.137

DOI: 10.1557/mrs.2014.137

minimize the supply voltage and OFF-state power consumption. The steepness of the transition around threshold is measured by the subthreshold swing, *SS* (see the yellow triangle in Figure 1b). This is a key figure of merit in logic devices; *SS*, at best, has a value of 60 mV/decade at room temperature. Thus, minimizing the SCEs achieved by the evolution from planar to 3D device architecture enables devices with a shorter gate length and smaller footprint.<sup>6,8</sup>

Reducing the operating voltage without loss in performance, however, demands further disruptive technologies, such as implementing new channel materials that can achieve higher currents than Si FETs do at the same voltage (see blue and green lines in Figure 1b).<sup>9,10</sup> In nanoscale FETs, the ON-current,  $I_{on}$ , is determined by the product of the injection velocity and the density of states.<sup>11,12</sup> In that respect, III–V



Figure 1. (a) Evolution of field-effect transistor (FET) architectures with, from left to right, increasing electrostatic integrity and scalability. (b) Qualitative comparison of the influence of the material, device architecture, and injection mechanisms on the transistor transfer characteristics ( $\log(I_D) - V_G$  with drain current  $I_D$  and gate voltage  $V_G$ ). Because of higher mobility, the III-V metal oxide semiconductor field-effect transistors (MOSFETs) can deliver higher currents than Si MOSFETs at the same voltage. Thus, to achieve the same ON-current,  $I_{on}$ , the III–V MOSFET can be operated at a lower supply voltage,  $V_{\text{DD,III-V}}$ , than the Si MOSFET with supply voltage  $V_{DD,Si}$  ( $V_{DD,III-V} < V_{DD,Si}$ ). Short-channel effects (SCEs) degrade the device characteristics (dashed lines) leading to higher OFF-current,  $I_{\rm off,SCE}$ , compared with the OFFcurrent of FETs without SCEs, I<sub>off</sub>. Tunnel field-effect transistors (TFETs) can achieve a steep slope in the transfer characteristics (red line) with a subthreshold swing SS < 60 mV/decade and thus significantly reduce the TFET operating voltage, V\_DD, TFET compared to III-V MOSFETs  $(V_{DD,TFET} < V_{DD,III-V})$ . Although the value of the TFET ON-current,  $I_{on,TFET}$  may be lower than the  $I_{on}$ of Si and III–V MOSFETs, it can be achieved at a much smaller voltage,  $V_{DD,TFET}$ . (c) Electron injection velocity, v<sub>ini</sub>, for InAs and InGaAs high-electron-mobility transistors (HEMTs) with different channel compositions and for Si MOSFETs as a function of gate length. The III-V HEMTs are measured at a source-drain voltage  $V_{DS}$  = 0.5 V, the Si MOSFETs at  $V_{DS}$  = (1.1–1.3) V. InGaAs with different indium composition possesses a significantly higher electron injection velocity than Si (unstrained and strained) leading to higher ON-currents. Increasing indium content in InGaAs yields higher electron mobility,  $\mu_e$  and thus higher  $v_{inj}$ . (c) Reproduced with permission from Reference 9. © 2011 Nature Publishing Group.

compound materials such as InAs and InGaAs are very attractive for *n*-channel MOSFETs.<sup>9</sup> Their very high electron injection velocity (see Figure 1c), in combination with a reasonable electron density of states, promises to deliver high  $I_{on}$  at a supply voltage lower than that of Si FETs.<sup>13</sup> The injection velocity of InGaAs is more than twice that of Si MOSFETs even at half the operating voltage, see Figure 1c. For *p*-channel MOSFETs, Ge<sup>14</sup> and III–V materials such as GaSb,<sup>15</sup> InSb,<sup>16</sup> and InGaSb<sup>17</sup> are promising materials to achieve the required performance improvements. Thus, implementing high-mobility channel materials onto silicon will present a second disruptive technology change.

Scaling the supply voltage even further (i.e., below 0.5 V) while maintaining a high  $I_{on}$  and low OFF-current,  $I_{off}$ , can only be achieved by increasing the turn-on steepness of the

device, which means decreasing the subthreshold swing below the 60-mV/decade limit of MOSFETs (Figure 1b). This will require a fundamental change in the operation mechanism.5,18 Tunnel FETs (TFETs) avoid this limit by using quantum-mechanical bandto-band tunneling (BTBT), where charge carriers tunnel from one energy band to another energy band, rather than thermally injecting charge carriers into the channel.19,20 Today, TFETs represent the most promising steep-slope switch candidate, having the potential to use a supply voltage of about 0.3 V, thereby offering significant power dissipation savings. Recent TFET performance results indicate that III-V compound semiconductors and their heterostructures are crucial materials for this third disruptive technology transformation.

In this article, we highlight recent scientific and technological progress achieved in III–V MOSFETs and TFETs following the evolution from planar to 3D device structures integrated on silicon, and we point out the challenges still to be overcome to make these technologies suitable for future CMOS applications. In particular, the integration of these structures on Si will be key to make III–V logic a success.

#### Planar III–V MOSFETs N-type InGaAs MOSFETs

InGaAs and InAs have been used for many years for high-speed and high-frequency electronic devices, in particular as highelectron-mobility transistors (HEMTs), in which modulation doping in a heterostructure is exploited to achieve high electron mobility.<sup>21</sup> Mature HEMT technology intrinsically suffers from high gate leakage and is thus not the best option for highly scaled devices such as MOSFETs.<sup>22</sup> However, it has acted as an excellent model system in demonstrating the superior properties of III–Vs and thus has helped to push the development of III–V CMOS technology.

Figure 2 shows the remarkable recent progress achieved for InGaAs MOSFETs (with the InAs composition anywhere between 0 and 1) by contrasting it with the relatively well-established InGaAs HEMTs.23 InGaAs MOSFETs have now matched the highest transconductance,  $g_m (g_m = dI_D/dV_{GS})$ at constant  $V_{\rm DS}$  with drain current,  $I_{\rm D}$ , source-gate voltage,  $V_{\rm GS}$ , and source-drain voltage,  $V_{\rm DS}$ ) ever obtained in HEMTs (Figure 2a).<sup>24-26</sup> Crucial for this were significant improvements made in two critical areas of InGaAs MOSFETs: the gate stack and the parasitic resistance. Regarding the gate stack, the excellent scalability of the gate oxide thickness has greatly boosted channel charge control by the gate. The parasitic resistance, on the other hand, consists of contact resistance, source-drain extension resistance, and heterojunction barrier resistance. It is this last component that is greatly improved in MOSFETs with respect to HEMTs. In fact, InGaAs MOSFETs today show a smaller ON-resistance than HEMTs (Figure 2b). In spite of this impressive recent progress, a logic InGaAs MOSFET technology ready for insertion into a sub-10-nm CMOS node still needs significant improvements in the gate stack and the parasitic resistances and faces numerous challenges with the integration of III-V on Si.

#### The dielectric/III–V semiconductor interface

The core of a MOSFET is the gate stack, which is of utmost significance to the device performance. The gate stack is composed of a metal gate and a high- $\kappa$  dielectric barrier on top of the semiconductor channel, and its quality is crucial for effectively modulating the electrostatic potential inside the semiconductor.<sup>27</sup> Achieving a high-quality gate stack requires





a high-permittivity dielectric free of trapped charges and other defects that is appropriately scaled in layer thickness, possesses a smooth oxide-semiconductor interface with few interfacial imperfections, and has high thermal stability. For the electrical characteristics of III-V MOSFETs, the interface state density,  $D_{\rm it}$ , and the equivalent oxide thickness (EOT or equivalent thickness of SiO<sub>2</sub> that has the same capacitance per unit area) are particularly important.28 Interface states are electronic states at the semiconductor/dielectric interface occurring because of non-ideal bonding between the two. They can shift the threshold voltage, degrade the channel mobility, increase the subthreshold swing and thus reduce  $I_{on}$  for a given  $I_{off}$ , and also be a source of instability.27 For high-performance scaled MOSFETs, the gate dielectric has to be appropriately scaled with an EOT far below 1 nm to achieve strong electrostatic gate coupling.

Whereas the development of Si technology has had the advantage of its native oxide SiO<sub>2</sub>, the native oxides of III-V materials easily result in Fermi-level pinning,29 and thus the gate is unable to control the channel charge. This was the reason why III-V MOSFETs did not progress in performance for a long time. Early discoveries toward unpinning the Fermi level were based on the in situ deposition of oxides such as Ga<sub>2</sub>O<sub>3</sub>(Gd<sub>2</sub>O<sub>3</sub>) [GGO]<sup>30,31</sup> and Gd<sub>2</sub>O<sub>3</sub><sup>32</sup> on GaAs. Tremendous progress has been achieved in the past few years in preparing and understanding dielectric/III-V interfaces electronically33 and electrically.34,35 Perfecting the high-k dielectric/III-V interfaces to lower the  $D_{it}$  and to improve the thermal stability at high temperatures has resulted in improved device performance.36-39 An important breakthrough was achieved by introducing atomic layer deposition (ALD) to fabricate a decent quality gate stack on GaAs.40,41 This result was unexpected because of the ex situ fabrication of the oxide typically yielding a low-quality interface oxide. This was explained by a "self-cleaning effect" in which the native surface oxides are largely eliminated dur-

> ing the early stages of the ALD process.<sup>42–45</sup> Further investigations have been performed to use dielectrics prepared by ALD on various other III–V materials such as InGaAs,<sup>46,47</sup> InAs,<sup>48</sup> and InP.<sup>49</sup>

> Today, the focus is on investigating the possibility of using ALD-deposited high-κ dielectric layers such as Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> and a bilayer of both in InGaAs-based MOSFETs. Interfacial defects, such as As-As dimers and also Ga and As dangling bonds, contribute to the interface state density, which deteriorate device performance.<sup>50</sup> Various approaches to optimizing and engineering the gate stack through pre-deposition cleaning treatments,<sup>51,52</sup> the use of interfacial layers,<sup>53,54</sup> modifications of the deposition chemistry,<sup>55</sup> post-deposition treatments,<sup>51,56,57</sup> and *in situ* ALD<sup>58</sup> are being investigated. For InGaAs, it has been observed that the MOSFET characteristics improved significantly with

increasing indium molar fraction.<sup>40</sup> Another approach using InP as a barrier layer, in what is known as a "buried-channel" design, has also yielded good MOSFET performance, but is limited in terms of EOT scalability.<sup>59</sup> A further challenge is to maintain the high electron mobility of InGaAs in MOS structures with scaled gate stacks because of Coulomb scattering, interface roughness scattering, and remote phonon scattering, which can severely degrade the mobility.<sup>60,61</sup>

#### Parasitic resistance

Another challenge to further improve MOSFET performance is posed by parasitic resistances. As shown in Figure 2b, a significant reduction in the ON-resistance,  $R_{on}$ , has already been demonstrated as compared to HEMTs; however, further progress is needed to achieve the parasitic resistance required for ultra-scaled III–V MOSFETs at the contact dimensions allowed for sub-10-nm CMOS nodes. Thus, it is crucial to achieve extremely small metal contact resistance in nanometer-

scale contacts. Thanks to the Fermi level pinning location close to the conduction band edge of InGaAs, with an InAs composition of around 70%, very good contacts with small contact resistances have been demonstrated with a variety of metals (Figure 3a).62-68 A contactfirst approach, in which the first step in the fabrication process consists of Mo deposition, recently yielded contact resistances below 7  $\Omega$ .µm for long contacts (longer than 200 nm) and around 40  $\Omega$ .µm for contacts as short as 20 nm.62 Silicide-like contacts based on Ni, Co, or Pd that is alloyed with InGaAs at relatively low temperatures are also being investigated.69,70 Although very promising for device integration, this approach is currently yielding inferior contact resistance values.

In addition to the contact resistance, the design of the access region from the source to the channel is crucial for reducing the total parasitic resistance. In that regard, a self-aligned architecture is preferred, where ohmic contacts are very closely spaced from the gate and thus possess low resistance. Gate-first<sup>71,72</sup> as well as gate-last<sup>25,73</sup> III–V MOSFET process flows using precision etching or applying regrown and *in situ*-doped source/drain regions have been introduced that provide reduced access resistance and help improve the drive current and transconductance. Self-aligned InGaAs MOSFETs with gate lengths as short as 20 nm have been demonstrated (Figure 3b).<sup>25</sup>

## Integration of III–V semiconductors on silicon

The best integration approach for III–V MOSFETs on Si is still not established and is

one of the major challenges. A significant complication is that economic reasons dictate the use of Si as substrate material. A second problem is that a high-performance *p*-channel device, as required in CMOS, will have to be based on semiconductors with high hole mobility, such as Ge14,74 or InGaSb.75 Both have different relaxed lattice constants from InAs-rich InGaAs, which renders the combined integration on Si a very difficult technological problem. Several integration schemes are being pursued, such as direct wafer bonding,<sup>76,77</sup> epitaxial layer transfer to a silicon on insulator substrate,78 and aspect ratio trapping (ART).<sup>79</sup> The first approach relies on the transfer of a thin III-V layer onto a thin dielectric on top of the Si wafer (Figure 4a). Instead, the ART process (Figure 4b) is based on the selective growth of lattice-mismatched material inside trenches with high aspect ratios. Threading dislocations are diverted to the sidewalls, and thus high-quality III–V layers at the top of the trench are possible. Efforts have been undertaken to build InGaAs MOSFETs based on this approach.80



Figure 3. Planar III-V metal oxide semiconductor field-effect transistors (MOSFETs). (a) Contact resistivity of refractory metals on InGaAs versus electron concentration. 62-68 The different color codes for the various compositions of  $\ln_x \text{Ga}_{1-x}$ As range from x = 0.53 to x = 1 (pure InAs). For reference, typical contact resistivities of metals on  $n^+$ -Si are also shown. Contacts to n<sup>+</sup>-InGaAs are as good as, if not better than, those of n<sup>+</sup>-Si. Increasing the InAs composition results in better contact resistance. (b) Transmission electron micrograph cross-section and schematics of a 20-nm-gate-length gate-last self-aligned InGaAs MOSFET. The channel includes a thin core layer of InAs and two cladding layers of  $In_{0.7}Ga_{0.3}As$ . The MOS gate structure is in the middle of the figure and consists of Mo gate metal and HfO<sub>2</sub> as gate dielectric. The source and drain contacts are placed on both sides of the gate and self-aligned to it. They consist of a Mo/W bilayer on top of a recessed n<sup>+</sup>-InGaAs cap. This is one of the smallest and most compact working InGaAs MOSFETs demonstrated. ^{25} (c) ON-current I\_{on} for fixed OFF-current I\_off = 100 nA/ $\mu$ m and source-drain voltage  $V_{\rm DS}$  = 0.5 V, as a function of gate length,  $L_{\rm g}$  for state-of-the-art InGaAs MOSFETs. The blue squares denote planar MOSFETs. The red triangles denote tri-gate MOSFETs. For reference, InGaAs high-electron-mobility transistors (HEMTs) are also shown (green diamonds). The green line is a trend line for HEMTs. The blue line represents the highest performance attained by MOSFETs of any kind. MOSFETs have yet to achieve the performance demonstrated by HEMTs. Also, planar MOSFETs seem to face a scaling limit of about 50 nm in gate length, beyond which the performance drastically drops. The data are taken from Reference 25 and references therein.

While simple *n*- and *p*-channel FETs have been successfully integrated using some of these approaches,<sup>76–78</sup> high-performance transistor demonstrations using any of these techniques are still lacking.

An approach to completely avoid threading dislocations is to limit the extent of the Si/ III-V cross-section in two dimensions. Thus, high-quality III-V materials directly on Si can be achieved by the epitaxial growth of NWs (typical diameter <100 nm) (Figure 4c).<sup>81–84</sup> If the diameter is made sufficiently small, dislocation formation can be completely avoided, as demonstrated in the Si/GaAsSb and Si/GaAs systems.85,86 Among the common methods to form III-V NWs on Si is the vapor-liquid-solid (VLS) method, in which a nanoparticle is used to collect growth material and enhance the epitaxial growth rate underneath it.87 The particle thus resides on top of the NW, while the NW grows upward, in most cases along the [111]B direction.81,88

NW selective-area epitaxy (NW-SAE) seems a more promising approach for III-V integration on Si because it avoids the use of a catalyst nanoparticle, and instead uses a patterned oxide mask to control the location of III-V growth.81 The disadvantage of these techniques is that they rely on Si(111) substrates to grow NWs in that direction. Recently, a template-assisted growth technique has been introduced that overcomes various NW growth limitations (Figure 4d).<sup>89</sup> With this technique, epitaxial growth of III-V homo- and heterostructure NWs on various directions, including Si (100) and scaled NWs with a 25 nm diameter, have been demonstrated.90 Although these wires have a very high potential for future III-V device integration on Si, the vertical device processing is more challenging.

#### From planar to 3D device structures

A substantial amount of basic InGaAs MOSFET technology has been developed in planar transistors, although mainly on III–V substrates. However, the footprint-scaling potential of this device architecture is limited. Structures offering greater scalability are FinFETs, Trigate MOSFETs, and GAA NW MOSFETs, as discussed previously (Figure 1). In addition, their reduced dimensions may also ease Si integration. For the same channel length, increasing the number of gates that modulate the electron concentration in the channel provides improved gate control and better SCE. Trigate MOSFETs



Figure 4. Integration of III-V semiconductors on silicon. (a) Process flow of the direct wafer bonding technique of thin III-V layers such as InGaAs on insulator on silicon. In this approach, heteroepitaxy using thick buffer layers is applied to achieve high-quality III-V layers on large Si substrates. The InGaAs layer is then transferred onto the target Si wafer by bonding to the buried oxide (BOX). In the next step, the bonding wafer is released and can be reused for growth. The high-resolution transmission electron micrograph (HR-TEM) shows a bonded InGaAs/InAlAs layer with ideal crystallinity on top of the BOX and covered with a thin high-k gate dielectric material.<sup>77</sup> (b) Schematics of the aspect ratio trapping technique before and after III-V layer growth. In this approach, high aspect ratio SiO<sub>2</sub> trenches are fabricated on Si substrates. Threading dislocations and stacking faults caused by the growth of lattice mismatched III-V materials on Si are diverted to the sidewalls, resulting in high-quality III-V layers at the top of the trench. (c) Schematics of a grown III-V nanowire on Si with the vapor-liquid-solid (VLS) technique<sup>87</sup> and nanowire selective-area epitaxy (NW-SAE).<sup>135</sup> The scanning electron micrograph shows InAs grown via NW-SAE on Si, and the HR-TEM image shows the resulting high-quality Si/InAs heterointerface. (d) In the template-assisted growth technique, nanotube templates of oxide are fabricated on Si substrates and filled by selective epitaxy with III-V material.89 With this technique, very thin nanowires can be grown.90

with fins as narrow as 30 nm and excellent characteristics have been demonstrated.  $^{\rm 91}$ 

A summary of the state of the art of top-down fabricated InGaAs MOSFET technology for logic is presented in Figure 3c. This figure shows the ON-current that is obtained by fixing the OFF-current at 100 nA/µm and the operating voltage at 0.5 V.9 This figure of merit balances the requirements for high current drive at low voltage and good SCEs. It is quite challenging for a device to meet all criteria and be included in this graph. First, the gate length must be below 200 nm. Then, the device must attain a subthreshold current as low as 100 nA/µm when turned off. The graph shows InGaAs MOSFETs of any kind that meet these criteria.<sup>25,91–94</sup> For reference, the graph also shows InGaAs HEMTs,95 which currently still set the highest mark for performance. Among InGaAs MOSFETs, planar designs reach the highest performance,<sup>25</sup> thanks to aggressive scaling and their self-aligned designs with low parasitics. However, as seen in Figure 3c, their  $I_{on}$  drops significantly for short gate lengths, indicating that the scaling potential of this architecture is limited. Trigate and GAA NW MOSFETs are favored from a scalability point of view, but their development is less mature because the process technology, including gate stack and contacts, is even more challenging and not fully optimized yet.

and selectively grown structures processed in either the lateral or vertical direction.<sup>92,98-105</sup> Devices with competitive performance have already been realized successfully. Reduction of the access resistance via regrowth, implantation, or epitaxial technologies has been critical to increase the performance in both the ON-state (transconductance) and the OFF-state (subthreshold characteristics). Diameter reduction is essential for increasing the performance, although the resistance must be kept under control. Finally, the gate length-reduction achieved has also helped increase the performance.<sup>106</sup>

Although vertical device fabrication may be regarded as more challenging than lateral device fabrication, important progress has been made and vertical III–V NW-FETs based on single or arrays of NWs fabricated by either epitaxial or etching techniques have been demonstrated (square symbols in Figure 5b). Moreover, a modulation-doped GAA InGaAs NW-FET integrated on a Si substrate with excellent device properties<sup>103</sup> as well as vertical GAA InAs NW-FETs into which a thin InAs buffer layer had been introduced to reduce the access resistance toward the substrate<sup>107</sup> were recently demonstrated. Competitive radio frequency (RF) performance has been achieved,<sup>108</sup> and the first RF circuits in the form of single-balanced down-conversion mixers operating up to 5 GHz were constructed.<sup>109</sup>

#### **III-V nanowire MOSFETs**

NWs as a base material for III–V MOSFETs can be produced by top-down fabrication techniques or bottom-up growth processes in lateral or vertical fashion. The evolution of III–V MOSFETs will strive toward lateral NW devices in the form

of Trigate and GAA structures. They are easier to fabricate than vertical transistors, as has been demonstrated for both etched structures and selectively grown NWs. Vertical NW-FETs as shown in Figure 5a, on the other hand, may be easier to integrate on Si because the reduced dimensions enable direct growth of III-V NWs on Si. Furthermore, the vertical transistor structure uncouples the gate length and footprint scaling. As a result, device density goals may be reached at longer gate lengths with contacts extending into the third dimension to reduce resistance, thus resulting in far better SCEs and performance than with lateral devices. However, both accurate control of the vertical layer stack and further processing development will be required, including self-aligned gate technologies. High-k integration on NWs is much less studied than on planar devices,96,97 and the low capacitance levels combined with the co-existence of various crystal planes and curved surfaces complicate the measurements and the data analysis.

Figure 5b summarizes the status in the field of III–V NW MOSFETs regarding both etched

III-V nanowire tunnel FETs

New materials in combination with the 3D architecture are key to achieving optimum MOSFET performance with close to 60 mV/decade subthreshold swing at highly scaled gate lengths, as discussed previously. However, to go below the



**Figure 5.** III–V nanowire metal oxide semiconductor field-effect transistors (MOSFETs). (a) Scanning electron micrograph of an array of III–V nanowires (NWs) with wrap-gate formed. (b) Comparison of the transconductance  $g_m$  versus subthreshold swing *SS* of published NW MOSFETs at source-drain voltage  $V_{DS} = 0.5 \text{ V}^{92,98-105}$  The MOSFET gate length is given next to the data point. Squares and circles represent vertical and lateral NW devices, respectively. Open and filled symbols depict devices where the NW was fabricated by etching and growth, respectively, and the color code indicates the range of the NW MOSFET access resistance  $R_{Access}$ . Achieving a high transconductance requires low access resistance  $R_{Access}$ . The data points within the gray dashed ellipse have an active NW diameter,  $D_{NW}$ , of below 25 nm. They show the best performance concerning high transconductance  $g_m$  and small subthreshold swing *SS*. 60 mV/decade limit, new device mechanisms must be used. The TFET, which offers a steep slope (SS < 60 mV/decade) (i.e., it can deliver the required  $I_{on}/I_{off}$  at lower supply voltage) will always be more energy efficient in that regime.<sup>19</sup> TFETs generally comprise a gated *p-i-n* structure, as shown schematically in **Figure 6**a where *i* represents intrinsic. In the ON-state, the charge carriers are injected by BTBT from the source into the channel (see the energy band diagram in Figure 6b), enabling a steep OFF-ON transition of the transfer characteristics.<sup>110</sup>

A major challenge of current TFET optimization is to achieve the highest possible  $I_{on}$ , the lowest SS over many

orders of magnitude in the drain current, and the lowest possible  $I_{off}$ .<sup>19,20</sup> One prerequisite to achieve optimum TFET performance is a low effective energy barrier for BTBT and a small effective mass,  $m^*$ , of the charge carrier. Therefore, heterostructures based on Si/III-V or all-III-V materials are very attractive because their effective bandgap can be engineered from staggered to broken (i.e., the upper band-edge of the valence band of one material is located at the same energy or above the energy of the lower band-edge of the conduction band of the other material), and thus the TFET performance can be significantly enhanced compared to homojunctions.<sup>111-116</sup> This has been experimentally demonstrated with all-III-V heterojunction TFETs based on materials such as InGaAs with different compositions,117 InGaAs/ InP,118 and In(Ga)As/Ga(As)Sb.119 Especially with the arsenide/antimonide material system, which enables a broken-gap heterostructure, the ON-currents of TFETs have been boosted significantly,120-122 see Figure 6c. So far, however, the corresponding  $I_{\rm off}/I_{\rm off}$  ratio of the all-III–V heterojunctions is too low to be competitive. In contrast, the InAs-Si heterojunction system<sup>123-125</sup> achieves very high  $I_{on}/I_{off}$  ratios of more than 106 and also seems promising in terms of high Ion because of the record high tunnel currents achieved in Si/InAs tunnel diodes.126 The Si-InAs heterojunction TFETs are based on a vertical GAA NW architecture achieved by growing InAs NWs on top of a Si substrate (see Figure 6a). So far, they are the only TFETs exploiting III-V materials integrated on Si. Although recently significant improvements in TFET performance have been achieved, and even TFETs with SS < 60 mV/decade have been demonstrated,<sup>117</sup> further breakthroughs are needed to achieve all target parameters  $(I_{on}, I_{off})$ and SS) in one device.

As discussed, optimization of the gate stack for small EOT and  $D_{it}$  and reduction of parasitic resistances are also necessary for TFETs, similar to III–V MOSFETs. TFET optimization, however, is even more challenging, as the performance depends also on the heterojunction abruptness, the source-channel doping profile, and defects at the interface and within the material that can significantly deteriorate the performance because of trapassisted tunneling.

#### Summary and conclusions

For more than 40 years, Si technology primarily relied on miniaturization to increase performance. However, this approach has now reached its limits, and innovations based on



**Figure 6.** III–V nanowire tunnel field-effect transistors (TFETs). (a) Schematics and scanning electron micrograph of a vertical *p*<sup>+</sup>-Si/*i*-Si/*n*-InAs NW TFET, where i-Si represents intrinsic Si. The nickel source contact is insulated from the tungsten gate metal by an insulating SiO<sub>2</sub> layer fabricated with tetraethoxysilane (TEOS). (b) Schematic energy band profile for the OFF-state (dashed blue lines) and the ON-state (red lines) in a *p*-type TFET. In the OFF-state, no empty states are available in the channel for tunneling from the source, so the OFF-current is very low. Decreasing gate voltage V<sub>G</sub> moves the valence band energy (*E*<sub>v</sub>) of the channel above the conduction band energy (*E*<sub>c</sub>) of the source such that interband tunneling can occur. In the ON-state, electrons within the green shaded energy window  $\Delta\Phi$  can tunnel into the channel. (c) Comparison of the ON-current, *I*<sub>on</sub> versus OFF-current, *I*<sub>off</sub> of published TFETs.<sup>117-124,127-134</sup> The symbols indicate the *V*<sub>DS</sub> applied. The green square indicates the targeted performance region. Note: *E*<sub>F</sub><sup>D</sup>, Fermi level in the drain; *E*<sub>F</sub><sup>S</sup>, Fermi level in the source; *q*, electron charge; *N*<sub>A</sub>, *p*-type acceptor concentration; SOI, silicon on insulator; s-Si, strained silicon.

new materials, device architectures, and physical mechanisms are required to drive the roadmap further and to facilitate performance increases, including reductions in power dissipation, by lowering the supply voltage. Remarkable progress has been made to overcome the extremely demanding problems of introducing III-V semiconductors, such as InGaAs, as high-mobility channel materials into metal oxide semiconductor field-effect transistors (MOSFETs). Essential for the ultimate success, however, will be III-V MOSFETs delivering substantially better performance than Si at future gate lengths below 10 nm with cost-effective manufacturing and required reliability. Thereby integration on silicon is a must. The current less mature GAA III-V nanowire (NW) device architecture offers significant advantages over planar structures. For further progress, improvements of the electrostatic gate coupling as well as the possibility to integrate high-quality III-V NWs directly on Si need to be exploited further. Of particular interest is the possibility to implement vertical device structures to decouple the device density and gatelength scaling. Finally, the potential to engineer the electronic properties by using III-V heterostructures is key for tunnel FETs. They represent the most promising steep-slope switch candidate, having the potential to reduce the supply voltage to offer significant power dissipation savings. Thus, the application of III-V compound materials and structures, especially NWs, is opening up new avenues to increase and improve device performance.

#### Acknowledgments

The work at IBM Research—Zurich has been supported by the European Union 7th Framework Programs Steeper (grant agreement no. 257267) and E2SWITCH (grant agreement no. 619509). The work at Lund University has been supported by the Swedish Research Council, the Swedish Foundation for Strategic Research, and the European Union 7th Framework Program E2SWITCH (grant agreement no. 619509). Research at the National Taiwan University on high  $\kappa$ /III–V interfaces and III–V MOSFETs has been supported by the Ministry of Science and Technology (grant numbers NSC 102–2622-E-002–014 and NSC 102–2112-M-002–022-MY3), Ministry of Education, Taiwan, TSMC Corporation, and AOARD/US Air Force. Research at MIT on III–V MOSFETs has been supported by FCRP-MSD, Intel Corporation, ARL, SRC, NSF (award no. 0939514) and Sematech.

#### References

- 1. W. Haensch, E.J. Nowak, R.H. Dennard, P.M. Solomon, A. Bryant, O.H. Dokumaci, A. Kumar, X. Wang, J.B. Johnson, *IBM J. Res. Dev.* **50** (4/5), 339 (2006).
- 2. T. Sakurai, VLSI IEICE Trans. Electron. E87-C, 429 (2004).
- 3. H. Iwai, Microelectron. Eng. 86, 1520 (2009).
- 4. D.J. Frank, IBM J. Res. Dev. 46, 235 (2002)
- 5. T.N. Theis, P.M. Solomon, *Proc. IEEE* 98, 2005 (2010).
- 6. K.J. Kuhn, IEEE Trans. Electron Devices 59 (7), 1813 (2012)
- 7. J.P. Colinge, H.H. Gao, A. Romano-Rodriguez, H. Maes, C. Claeys, *Tech. Dig. Int. Electron Devices Mtg.* **595** (1990).
- 8. I. Ferain, C.A. Colinge, J.-P. Colinge, *Nature* **479**, 310 (2011).
- 9. J.A. del Alamo, *Nature* **479**, 317 (2011).
- 10. H. Shang, M.M. Frank, E.P. Gusev, J.O. Chu, S.W. Bedell, K.W. Guarini, M. leong, *IBM J. Res. Dev.* **50** (4/5), 377 (2006).

11. C. Jeong, D.A. Antoniadis, M.S. Lundstrom, *IEEE Trans. Electron Devices* 56, 2762 (2009).

12. D.A. Antoniadis, I. Aberg, C. Ni Chleirigh, O.M. Nayfeh, A. Khakifirooz, J.L. Hoyt, *IBM J. Res. Dev.* **50** (4/5), 363 (2006).

D.-H. Kim, J.A. del Alamo, D.A. Antoniadis, B. Brar, *IEEE Int. Electron. Devices Mtg.* 861 (2009).

14. G. Hock, T. Hackbarth, U. Erben, E. Kohn, U. Konig, *Electron. Lett.* **34**, 1888 (1998).

15. B. Bennett, M. Ancona, J. Boos, C. Canedy, S. Khan, *J. Cryst. Growth* **311**, 47 (2008).

16. M. Radosavljevic, T. Ashley, A. Andreev, S.D. Coomber, G. Dewey, M.T. Emeny, M. Fearn, D.G. Hayes, K.P. Hilton, M.K. Hudait, R. Jefferies, T. Martin, R. Pillarisetty, W. Rachmady, T. Rakshit, S.J. Smith, M.J. Uren, D.J. Wallis, P.J. Wilding, R. Chau, *IEEE Int. Electron Devices Mtg.* 1 (2008).

17. B.R. Bennett, M.G. Ancona, J.B. Boos, B.V. Shanabrook, *Appl. Phys. Lett.* **91**, 042104 (2007).

18. K. Bernstein, R.K. Cavin, W. Porod, A. Seabaugh, J. Welser, *Proc. IEEE* 98 (12), 2169 (2010).

- 19. A.M. Ionescu, H. Riel, *Nature* **479**, 329 (2011).
- 20. A.C. Seabaugh, Q. Zhang, Proc. IEEE 98, 2095 (2010)
- 21. D.H. Kim, J.A. del Alamo, IEEE Electron Devices Lett. 31, 806 (2010).
- 22. J.A. del Alamo, Proc. ESSDERC-ESSCIRC 16-21 (2013).

23. J.A. del Alamo, D. Antoniadis, A. Guo, D.-H. Kim, T.-W. Kim, J. Lin, W. Lu, A. Vardi, X. Zhao, *IEEE Int. Electron Devices Mtg.* 24 (2013).

24. S.W. Chang, X. Li, R. Oxland, S.W. Wang, C.H. Wang, R. Contreras-Guerrero,

S. W. Orlang, A. Li, H. Okland, S.W. Wang, C.H. Wang, A. Contrelas-Suberleto,
K.K. Bhuwalka, G. Doornbos, T. Vasen, M.C. Holland, G. Vellianitis, M.J.H. van Dal,
B. Duriez, M. Edirisooriya, J.S. Rojas-Ramirez, P. Ramvall, S. Thoms, U. Peralagu,
C.H. Hsieh, Y.S. Chang, K.M. Yin, E. Lind, L.-E. Wernersson, R. Droopad, I. Thayne,
M. Passlack, C.H. Diaz, *IEEE Int. Electron Devices Mtg.* 417 (2013).

25. J. Lin, X. Zhao, T. Yu, D.A. Antoniadis, J.A. del Alamo, *IEEE Int. Electron Devices Mtg.* 421 (2013).

26. D.-H. Kim, B. Brar, J.A. del Alamo, *IEEE Int. Electron Devices Mtg.* 319 (2011).

27. Y. Taur, T.H. Ning, *Fundamentals of Modern VLSI Devices* (Cambridge University Press, New York, 1998).

- 28. E.H. Nicollian, J.R. Brews, *MOS Physics and Technology* (Wiley, New York, 2003).
- 29. M. Hong, J. Kwo, T.D. Lin, M.L. Huang, MRS Bull. 34, 514 (2009).
- 30. M. Hong, M. Passlack, J.P. Mannaerts, J. Kwo, S.N.G. Chu, N. Moriya, S.Y. Hou, V.J. Fratello, *J. Vac. Sci. Technol. B* 14, 2297 (1996).

31. M. Hong, Z.H. Lu, J. Kwo, A.R. Kortan, J.P. Mannaerts, J.J. Krajewski, K.C. Hsieh, L.J. Chou, K.Y. Cheng, *Appl. Phys. Lett.* **76**, 312 (2000).

32. M. Hong, J. Kwo, A.R. Kortan, J.P. Mannaerts, A.M. Sergent, *Science* 283, 1897 (1999).

33. T.W. Pi, H.Y. Lin, T.H. Chiang, Y.T. Liu, Y.C. Chang, T.D. Lin, G.K. Wertheim, J. Kwo, M. Hong, *Appl. Surf. Sci.* **284**, 601 (2013).

34. C.A. Lin, H.C. Chiu, T.H. Chiang, T.D. Lin, Y.H. Chang, W.H. Chang, Y.C. Chang, W.E. Wang, J. Dekoster, T.Y. Hoffmann, M. Hong, J. Kwo, *Appl. Phys. Lett.* **98**, 109901 (2011).

35. G. Brammertz, K. Martens, S. Sioncke, A. Delabie, M. Caymax, M. Meuris, M. Heyns, *Appl. Phys. Lett.* **91**, 133510 (2007).

- 36. F. Ren, M. Hong, W.S. Hobson, J.M. Kuo, J.R. Lothian, J.P. Mannaerts, J. Kwo, Y.K. Chen, A.Y. Cho, *Tech. Dig. Int. Electron Devices Mtg.* 943 (1996).
- 37. F. Ren, J.M. Kuo, M. Hong, W.S. Hobson, J.R. Lothian, J. Lin, H.S. Tsai, J.P. Mannaerts, J. Kwo, S.N.G. Chu, Y.K. Chen, A.Y. Cho, *IEEE Electron Devices Lett.* **19**, 309 (1998).

38. Y.C. Wang, M. Hong, J.M. Kuo, J.P. Mannaerts, J. Kwo, H.S. Tsai, J.J. Krajewski, J.S. Weiner, Y.K. Chen, A.Y. Cho, *Mater. Res. Soc. Symp. Proc.* **573**, H. Hasegawa, M. Hong, Z.H. Lu, S.J. Pearton, Eds. (Materials Research Society, Warrendale, PA, 1999), p. 219.

39. T.D. Lin, W.H. Chang, R.L. Chu, Y.C. Chang, Y.H. Chang, M.Y. Lee, P.F. Hong, M.-C. Chen, J. Kwo, M. Hong, *Appl. Phys. Lett.* **103**, 253509 (2013).

40. P.D. Ye, G.D. Wilk, B. Yang, J. Kwo, S.N.G. Chu, S. Nakahara, H.-J.L. Gossmann, J.P. Mannaerts, M. Hong, K.K. Ng, J. Bude, *Appl. Phys. Lett.* **83**, 180 (2003).

41. P.D. Ye, G.D. Wilk, J. Kwo, B. Yang, H.J.L. Gossmann, M. Frei, S.N.G. Chu,

J.P. Manaerts, M. Sergent, M. Hong, K.K. Ng, J. Bude, *IEEE Electron Devices* Lett. 24, 209 (2003).

42. M.M. Frank, G.D. Wilk, D. Starodub, T. Gustafsson, E. Garfunkel, Y.J. Chabal, J. Grazul, D.A. Muller, *Appl. Phys. Lett.* **86**, 152904 (2005).

43. M.L. Huang, Y.C. Chang, C.H. Chang, Y.J. Lee, P. Chang, J. Kwo, T.B. Wu, M. Hong, *Appl. Phys. Lett.* **87**, 252104 (2005).

44. M. Milojevic, C.L. Hinkle, F.S. Aguirre-Tostado, H.C. Kim, E.M. Vogel, J. Kim, R.M. Wallace, *Appl. Phys. Lett.* **93**, 252905 (2008).

45. C.L. Hinkle, A.M. Sonnet, E.M. Vogel, S. McDonnell, G.J. Hughes, M. Milojevic, B. Lee, F.S. Aguirre-Tostado, K.J. Choi, H.C. Kim, J. Kim, R.M. Wallace, *Appl. Phys. Lett.* **92**, 071901 (2008).

46. Y. Xuan, Y.Q. Wu, H.C. Lin, T. Shen, P.D. Ye, *IEEE Electron Devices Lett.* 28, 935 (2007).

47. Y. Xuan, H.C. Lin, P.D. Ye, G.D. Wilk, *Appl. Phys. Lett.* **88** (26), 263518 (2006). 48. N. Li, E.S. Harmon, J. Hyland, D.B. Salzman, T.P. Ma, Y. Xuan, P.D. Ye, *Appl. Phys. Lett.* **92** (14), 143507 (2008).

49. Y. Wu, Y. Xuan, P.D. Ye, *IEEE Proc. Dev. Res. Conf.* 117–118 (2007).

50. J. Robertson, B. Falabretti, *J. Appl. Phys.* **100**, 014111 (2006).

51. H.D. Trinh, E.Y. Chang, P.W. Wu, Y.Y. Wong, C.T. Chang, Y.F. Hsieh, C.C. Yu,

H.Q. Nguyen, Y.C. Lin, K.L. Lin, M.K. Hudait, *Appl. Phys. Lett.* 97, 042903 (2010). 52. E. O'Connor, B. Brennan, V. Djara, K. Cherkaoui, S. Monaghan, S.B. Newcomb, Contextor M. Mileiguie, C. Jurkes, M. R. Darphie, D.M. Welcas, D.K. Lurday, M. S. Starkara, M. Mileiguie, C. Starkara, M. Mileiguie, C. Starkara, M. S. Starkara, S.

R. Contreras, M. Milojevic, G. Hughes, M.E. Pemble, R.M. Wallace, P.K. Hurley, J. Appl. Phys. 109, 024101 (2011).

53. I. Ok, J.C. Lee, in *Fundamentals of III-V Semiconductor MOSFETs*, S. Oktyabrsky, P.D. Ye, Eds. (Springer Verlag, New York, 2010), p. 307.

54. Y.D. Wu, T.D. Lin, T.H. Chiang, Y.C. Chang, H.C. Chiu, Y.J. Lee, M. Hong, C.A. Lin, J. Kwo, *J. Vac. Sci. Technol. B* **28**, C3H10 (2010).

55. C.-W. Cheng, G. Apostolopoulos, E.A. Fitzgerald, *J. Appl. Phys.* **109**, 023714 (2011).

56. Y.-T. Chen, H. Zhao, Y. Wang, F. Xue, F. Zhou, J.C. Lee, *Appl. Phys. Lett.* 96, 103506 (2010).

57. M. El Kazzi, L. Czornomaz, C. Rossel, C. Gerl, D. Caimi, H. Siegwart, J. Fompeyrine, C. Marchiori, *Appl. Phys. Lett.* **100** (6), 063505 (2012).

58. T.D. Lin, Y.H. Chang, C.A. Lin, M.L. Huang, W.C. Lée, J. Kwo, M. Hong, *Appl. Phys. Lett.* **100**, 172110 (2012).

59. M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M.K. Hudait,

J.M. Fastenau, J. Kavalieros, W.K. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, W. Rachmady, U. Shah, R. Chau, *Tech. Dig. Int. Electron Devices Mtg.* 319 (2009).

60. A.M. Sonnet, R.V. Galatage, P.K. Hurley, E. Pelucchi, K.K. Thomas, A. Gocalinska, J. Huang, N. Goel, G. Bersuker, W.P. Kirk, C.L. Hinkle, R.M. Wallace, E.M. Vogel, *Appl. Phys. Lett.* **98**, 193501 (2011).

61. A.M. Sonnet, R.V. Galatage, P.K. Hurley, E. Pelucchi, K. Thomas, A. Gocalinska, J. Huang, N. Goel, G. Bersuker, W.P. Kirk, C.L. Hinkle, E.M. Vogel, *Microelectron. Eng.* **88**, 1083 (2011).

62. W. Lu, A. Guo, A. Vardi, J.A. del Alamo, *IEEE Electron. Devices Lett.* **35**, 178 (2014).

63. R. Dormaier, S.E. Mohney, J. Vac. Sci. Technol. B 30, 031209 (2012).

64. A. Baraskar, A.C. Gossard, M.J.W. Rodwell, *J. Appl. Phys.* **114**, 154516 (2013).

65. U. Singisetti, M.A. Wistey, J.D. Zimmerman, B.J. Thibeault, M.J.W. Rodwell,

A.C. Gossard, S.R. Bank, Appl. Phys. Lett. 93, 183502 (2008).

66. U. Singisetti, A.M. Crook, E. Lind, J.D. Zimmerman, M.A. Wistey, A.C. Gossard, M.J.W. Rodwell, *IEEE Dev. Res. Conf.* 149 (2007).

67. A.M. Crook, E. Lind, Z. Griffith, M.J.W. Rodwell, J.D. Zimmerman, A.C. Gossard, S.R. Bank, *Appl. Phys. Lett.* **91**, 192114 (2007).

68. J.J.M. Law, A.Ď. Carter, S. Lee, A.C. Gossard, M.J.W. Rodwell, *IEEE Dev. Res. Conf.* 199 (2012).

69. S.H. Kim, M. Yokóyama, N. Taoka, R. Iida, S. Lee, R. Nakane, Y. Urabe, N. Miyata, T. Yasuda, H. Yamada, N. Fukuhara, M. Hata, M. Takenaka, S. Takagi, *Appl. Phys. Express* **4**, 024201 (2011).

70. E. Ivana, Y.-J. Kong, S. Subramanian, Q. Zhou, J. Pan, Y.-C. Yeo, *Solid State Electron.* **78**, 62 (2012).

71. S.H. Kim, M. Yokoyama, N. Taoka, R. Iida, S. Lee, R. Nakane, Y. Urabe, N. Miyata, T. Yasuda, H. Yamada, N. Fukuhara, M. Hata, M. Takenaka, S. Takagi, *IEEE Int. Electron Devices Mtg.* 596 (2010).

72. L.L. Czornomaz, M. El Kazzi, M. Hopstaken, D. Caimi, P. Mächler, C. Rossel, M. Bjoerk, C. Marchiori, H. Siegwart, J. Fompeyrine, *Solid State Electron.* **74**, 71 (2012).

73. M. Egard, L. Ohlsson, M. Arlelid, K.-M. Persson, M. Borg, F. Lenrick, R. Wallenberg, E. Lind, L.-E. Wernersson, *IEEE Electron Devices Lett.* **33**, 369 (2012).

74. S. Gupta, X. Gong, R. Zhang, Y.-C. Yeo, S. Takagi, K. Saraswat, *MRS Bull.* in press (2014).

75. S. Oktyabrsky, in *Fundamentals of III-V Semiconductor MOSFETs* (Springer Verlag, New York), pp. 349–378.

76. M. Yokoyama, S.H. Kim, R. Zhang, N. Taoka, Y. Urabe, T. Maeda, H. Takagi, T. Yasuda, H. Yamada, O. Ichikawa, N. Fukuhara, M. Hata, M. Sugiyama, Y. Nakano,

M. Takenaka, S. Takagi, *IEEE VLSI Tech. Symp.* 60 (2011). 77. L. Czornomaz, N. Daix, D. Caimi, M. Sousa, R. Erni, M.D. Rossell, M. El-Kazzi,

C. Rossel, C. Marchiori, E. Uccelli, M. Richter, H. Siegwart, J. Fompeyrine, *IEEE Int. Electron Devices Mtg.* 517 (2012).

78. J. Nah, H. Fang, C. Wang, K. Takei, M.H. Lee, E. Plis, S. Krishna, A. Javey, *Nano Lett.* **12**, 3592 (2012).

79. J.G. Fiorenza, J.-S. Park, J. Hydrick, J. Li, J. Li, M. Curtin, M. Carroll, A. Lochtefeld, *ECS Trans.* **33**, 963 (2010).

80. N. Waldron, G. Wang, N.D. Nguyen, T. Orzali, C. Merckling, G. Brammertz, P. Ong, G. Winderickx, G. Hellings, G. Eneman, M. Caymax, M. Meuris, N. Horiguchi, A. Thean, *ECS Trans.* **45**, 115 (2012).

81. K. Tomioka, J. Motohisa, S. Hara, T. Fukui, Nano Lett. 8, 3475 (2008).

676 MRS BULLETIN • VOLUME 39 • AUGUST 2014 • www.mrs.org/bulletin

82. S. Plissard, G. Larrieu, X. Wallart, P. Caroff, *Nanotechnology* 22, 275602 (2011).

 E. Álarcón-Lladó, S. Conesa-Boj, X. Wallart, P. Caroff, A. Fontcuberta i Morral, Nanotechnology 24, 405707 (2013).

84. S. Hertenberger, D. Rudolph, M. Bichler, F.F. Finley, G. Abstreiter, G. Koblmuller, *J. Appl. Phys.* **108**, 114316 (2010).

85. S. Conesa-Boj, D. Kriegner, X.-L. Han, S. Plissard, X. Wallart, J. Stangl, A. Fontcuberta i Morral, P. Caroff, *Nano Lett.* **14**, 326 (2014).

86. K. Tomioka, M. Yoshimura, T. Fukui, Nano Lett. 13, 5822 (2013).

87. R.S. Wagner, W.C. Ellis, Appl. Phys. Lett. 4, 89 (1964).

88. J. Johansson, B.A. Wacaser, K.A. Dick, W. Seifert, *Nanotechnology* **17**, S355

(2006). 89. P. Das Kanungo, H. Schmid, M.T. Björk, L.M. Gignac, C. Breslin, J. Bruley,

C.D. Bessire, H. Riel, *Nanotechnology* **24**, 225304 (2013). 90. M. Borg, H. Schmid, K.E. Moselund, G. Signorello, L. Gignac, J. Bruley,

C. Breslin, P. Das Kanungo, P. Werner, H. Riel, *Nano Lett.* **14** (4), 1914 (2014). 91. M. Radosavljevic, G. Dewey, D. Basu, J. Boardman, B. Chu-Kung, J.M. Fastenau,

S. Kabehie, J. Kavalieros, V. Le, W.K. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, L. Pan, R. Pillarisetty, W. Rachmady, U. Shah, H.W. Then, R. Chau, *IEEE Int. Electron. Devices Mtg.* 765 (2011).

P2. J.J. Gu, X.W. Wang, H. Wu, J. Shao, A.T. Neal, M.J. Manfra, R.G. Gordon, P.D. Ye, *IEEE Int. Electron Devices Mtg.* 633 (2012).

93. J. Lin, D.A. Antoniadis, J.A. del Alamo, *IEEE Int. Electron Devices Mtg.* 757 (2012).

94. T.W. Kim, D.-H. Kim, D.H. Koh, H.M. Kwon, R.H. Baek, D. Veksler, C. Huffman,

K. Matthews, S. Oktyabrsky, A. Greene, Y. Ohsawa, A. Ko, H. Nakajima, M. Takahashi, T. Nishizuka, H. Ohtake, S.K. Banerjee, S.H. Shin, D.-H. Ko, C. Kang, D. Gilmer, R.J.W. Hill, W. Maszara, C. Hobbs, P.D. Kirsch, *IEEE Int.* 

Electron Devices Mtg. 425 (2013). 95. D.-H. Kim, J.A. del Alamo, *IEEE Int. Electron Devices Mtg.* 719 (2008)

96. S. Roddaro, K. Nilsson, G. Astromskas, L. Samuelson, L.-E. Wernersson,

O. Karlström, A. Wacker, *Appl. Phys. Lett.* **92**, 253509 (2008).

97. P. Mensch, K.E. Moselund, S. Karg, E. Lörtscher, M.T. Björk, H. Riel, *IEEE Trans. Nanotechnol.* **12** (3), 279 (2013).

98. K.-M. Persson, E. Lind, A.W. Dey, C. Thelander, H. Sjoland, L.-E. Wernersson, IEEE Electron Devices Lett. 31 (5), 428 (2010).

99. K.-M. Persson, M. Berg, M.B. Borg, J. Wu, S. Johansson, J. Svensson, K. Jansson, E. Lind, L.-E. Wernersson, *IEEE Trans. Electron Devices* **60** (9), 2761 (2013).

100. X. Jiang, Q. Xiong, S. Nam, F. Qian, Y. Li, C.M. Lieber, *Nano Lett.* **7**, 3214 (2007).

101. Á.W. Dey, C. Thelander, E. Lind, K.A. Dick, B.M. Borg, M. Borgstrom, P. Nilsson, L.-E. Wernersson, *IEEE Electron Devices Lett.* **33**, 791 (2012).

102. C.B. Zota, L.-E. Wernersson, E. Lind, *IEEE Proc. Dev. Res. Conf.* 209 (2014).

103. K. Tomioka, M. Yoshimura, T. Fukui, *Nature* **488**, 189 (2012).

104. C. Thelander, L.E. Froberg, C. Rehnstedt, L. Samuelson, L.-E. Wernersson, IEEE Electron Devices Lett. 29, 206 (2008).

105. X. Zhao, J. Lin, C. Heidelberger, E.A. Fitzgerald, J.A. del Alamo, *Int. Electron Devices Mtg.* (IEEE, Washington DC, 2013), pp. 695–698.

106. C.B. Zota, L.-E. Wernersson, E. Lind, *IEEE Electron Devices Lett.* **35**, 342 (2014).

107. S. Ghalamestani, M. Berg, K. Dick, L.-E. Wernersson, *J. Cryst. Growth* **332**, 12 (2011).

108. S. Jóhansson, E. Memisevic, L.-E. Wernersson, *IEEE Electron Devices Lett.* **35**, 518 (2014).

109. K.-M. Persson, M. Berg, H. Sjöland, E. Lind, L.-E. Wernersson, *Electron. Lett.* **50**, 321 (2014).

110. L. De Michielis, L. Lattanzio, K. Moselund, H. Riel, A.M. Ionescu, *IEEE Electron Devices Lett.* **34** (6), 726 (2013).

111. A.S. Verhulst, W.G. Vandenberghe, K. Maex, S. de Gendt, M.M. Heyns, G. Groeseneken, *IEEE Electron Devices Lett.* **29**, 1398 (2008).

112. S.O. Koswatta, S.J. Koester, W. Haensch, *IEEE Trans. Electron Devices* 57, 3222 (2010).

113. N. Luisier, G. Klimeck, IEEE Int. Electron Devices Mtg. 1 (2009).

114. L. Wang, E. Yu, Y. Taur, P. Asbeck, *IEEE Electron Devices Lett.* **31**, 432 (2010).

115. J. Knoch, J. Appenzeller, IEEE Electron Devices Lett. 31, 305 (2010).

116. U.E. Avci, R. Rios, K. Kuhn, I.A. Young, *IEEE Symp. VLSI Technol. Dig.* 124 (2011).

117. G. Dewey, B. Chu-Kung, J. Boardman, J.M. Fastenau, J. Kavalieros, R. Kotlyar, W.K. Liu, D. Lubyshev, M. Metz, N. Mukherjee, P. Oakey, R. Pillarisetty, M. Radosavljevic, H.W. Then, R. Chau, *Tech. Dig. Int. Electron Devices Mtg.* 785 (2011).

118. G. Zhou, Y. Lu, R. Li, Q. Zhang, Q. Liu, T. Vasen, H. Zhu, J.-M. Kuo, T. Kosel, M. Wistey, P. Fay, A. Seabaugh, H. Xing, *IEEE Electron Devices Lett.* **33** (6), 782 (2012).

119. D. Mohata, B. Rajamohanan, T. Mayr, M. Hudait, J. Fastenau, D. Lubyshev, A.W.K. Liu, S. Datta, *IEEE Electron Devices Lett.* **33** (11), 1568 (2012).

120. G. Zhou, R. Li, T. Vasen, M. Qi, S. Chae, Y. Lu, Q. Zhang, H. Zhu, J.-M. Kuo, T. Kosel, M. Wistey, P. Fay, A. Seabaugh, H. Xing, *IEEE Int. Electron Devices Mtg.* 32.6.1 (2012).

121. A. Dey, M. Borg, B. Ganjipour, M. Ek, K. Dick Thelander, E. Lind, C. Thelander, L.E. Wernersson, *IEEE Electron Devices Lett.* **34** (2), 211 (2013).

122. R. Bijesh, H. Liu, H. Madan, D. Mohata, W. Lí, N.V. Nguyén, D. Gundlach, C.A. Richter, J. Maier, K. Wang, T. Clarke, J.M. Fastenau, D. Loubychev, W.K. Liu, V. Narayanan, S. Datta, *IEEE Int. Electron Devices Mtg.* 28.2.1 (2013).

123. H. Schmid, K.E. Moselund, M.T. Björk, M. Richter, H. Ghoneim, C.D. Bessire, H. Riel, *IEEE 69th Device Res. Conf. Dig.* 181 (2011).

124. K.E. Moselund, H. Schmid, C. Bessire, M.T. Björk, H. Ghoneim, H. Riel, *IEEE Electron Devices Lett.* **33** (10), 1453 (2012).

125. K. Tomioka, T. Fukui, *Appl. Phys. Lett.* **104**, 073507 (2014).

126. H. Riel, K.E. Moselund, C. Bessire, M.T. Björk, A. Schenk, H. Ghoneim, H. Schmid, *IEEE Intl. Electron Devices Mtg.* 16.6.1 (2012).

127. R. Li, Y. Lu, G. Zhou, Q. Liu, S.D. Chae, T. Vasen, S.H. Wan, Q. Zhang, P. Fay, T. Kosel, M. Wistey, H. Xing, A. Seabaugh, *IEEE Electron Devices Lett.* **33**, 363 (2012).

128. H. Zhao, Y. Chen, Y. Wang, F. Zhou, F. Xue, J. Lee, *IEEE Trans. Electron Devices* 58, 2990 (2011).

129. S. Mookerjea, D. Mohata, R. Krishnan, J. Singh, A. Vallett, A. Ali, T. Mayer, V. Narayanan, D. Schlom, A. Liu, S. Datta, *IEEE Intl. Electron Devices Mtg.* 1–3 (2009).

130. M. Noguchi, S.H. Kim, M. Yokoyama, S.M. Ji, O. Ichikawa, T. Osada, M. Hata, M. Takenaka, S. Takagi, *IEEE Int. Electron Devices Mtg.* 28.1.1 (2013).

131. K. Tomioka, M. Yoshimura, T. Fukui, 2012 Symposium on VLSI Technology, 47–48 (2012).

132. S.H. Kim, H. Kam, C. Hu, T.-J. K. Liu, VLSI Symposium Technical Digest, 178, 2009.

133. A.M. Walke, A. Vandooren, R. Rooyackers, D. Leonelli, A. Hikavyy, R. Loo, A.S. Verhulst, K.-H. Kao, C. Huyghebaert, G. Groeseneken, V.R. Rao, K.K. Bhuwalka, M.M. Heyns, N. Collaert, A.V.-Y. Thean, *IEEE Trans. Electron Devices* **61**, 707 (2014).

134. K. Jeon, W.-Y. Loh, P. Patel, C.Y. Kang, J. Oh, A. Bowonder, C. Park, C.S. Park, C. Smith, P. Majhi, H.-H. Tseng, R. Jammy, T.-J. King Liu, C. Hu, 2010 Symposium on VLSI Technology, 121 (2010).

135. M.T. Björk, H. Schmid, C. Breslin, L. Gignac, H. Riel, J. Cryst. Growth, 344, 31 (2012).

# MRS Demand<sup>®</sup>



## The 2014 MRS Spring Meeting OnDemand

#### AWARDS OF THE MATERIALS RESEARCH SOCIETY

#### Mid-Career Researcher Award

Lei Jiang, Chinese Academy of Sciences Bio-inspired Interfacial Materials with Super-Wettability

#### Innovation in Materials Characterization Award Albert Polman, University of Amsterdam

Angle-Resolved Cathodoluminescence Imaging Spectroscopy

#### **FEATURED EVENTS**

#### Fred Kavli Distinguished Lectureship in Nanoscience

Yury Gogotsi, Drexel University Not Just Graphene—The Wonderful World of Carbon (and Related) Nanomaterials

#### **Technology Innovation Forum VII**

Challenges and Opportunities in Commercializing Materials Research

#### Symposium X

Stephen J. Pennycook, University of Tennessee, Knoxville Fulfilling Feynman's Dream: "Make the Electron Microscope 100 Times Better"— Are We There Yet?

#### Women in Materials Science & Engineering Breakfast Kathleen Buse, Case Western Reserve University Women Persisting in the STEM Professions

#### **TECHNICAL SESSIONS**

**25 technical sessions** were captured with audio and presentation slides. Visit www.mrs.org/on-demand to see the complete list of sessions.

#### **"BEST POSTER" NOMINEES**

#### **TUTORIAL SESSIONS**

#### Tutorial E/H

Defect Prediction and Measurement Techniques for Solar Energy Materials

NEW

CONTENT

AVAILABLE

#### **Tutorial HH**

Phase-Change Materials— From Basic Properties to Applications

#### **Tutorial SS**

Fundamentals of Nonclassical Crystallization

#### **Tutorial WW**

An Introduction to Materials Simulations

#### **Tutorial YY**

Recognizing and Addressing "Big Data" Problems

#### **Tutorial AAA**

Application of *In Situ* X-ray Absorption, Emission and Powder Diffraction Studies in Nanomaterials Research—From the Design of an *In Situ* Experiment to Data Analysis

#### **Tutorial FFF**

Safety First—Enhancing Safety in Academic Research Laboratories

### www.mrs.org/on-demand