# A $2 \times V_{\rm DD}$ -Enabled Mobile-TV RF Front-End With TV-GSM Interoperability in 1-V 90-nm CMOS

Pui-In Mak, Member, IEEE, and Rui P. Martins, Fellow, IEEE

Abstract—A 2 imes  $V_{
m DD}$ -enabled mobile-TV RF front-end with TV-GSM interoperability is described. It is an on/off-chip codesign employing externally three customized UHF/VHF preselect filters, an RF switch, and a balun. The integrated part includes: 1) a cascode-cascade inverter-based low-noise amplifier that features a high gain-to-power efficiency; 2) a linearized C-2C attenuator using reliably-overdriven MOS switches; 3) an inductive-peaking feedforward path that evens out the passband variation; and 4) two cascode I/Q mixer drivers capable to drive passive mixers with small gain and bandwidth reduction. Gate-drain-source engineering and self-biased structures are the keys enabling performance optimization with low power and no reliability risk. Fabricated in a 90-nm CMOS process with 1-V thin-oxide devices, the RF front-end measures 68-dB rejection at GSM-900 uplink, 0.7-dB passband roll-off, 3.9-dB noise figure, and -5.5-dBm third-order intercept point at a maximum voltage gain of 26.2 dB. The core occupies 0.28 mm<sup>2</sup> and draws 15 mW. The achieved power-performance metrics compares favorably with the prior state of the art.

Index Terms—Attenuator, CMOS, DVB-H, GSM-rejection filter, high-voltage circuits, inverter amplifier, ISDB-T, low-noise amplifier (LNA), MediaFLO, mixer, mobile TV, RF integrated circuit (RFIC), T-DMB, TV-GSM interoperation, TV tuner, ultrahigh frequency (UHF), very high frequency (VHF).

## I. INTRODUCTION

ONTINUED downscaling of transistor gate length and oxide thickness has led to the development of low-voltage-enabled high-performance analog and RF CMOS circuits [1], [2]. Inside the sub-1-V supply voltage  $(V_{\rm DD})$  regime, the design challenges are more severe than ever [3], [4]. Threshold voltage  $(V_{\rm T})$  cannot be scaled much because of transistor variability, matching and leakage issues. The tradeoff between signal swing and transistor overdrive sets the hurdle for power-performance optimization.

In this sense, high-voltage (HV)-enabled circuits emerge as a feasible alternative to cope with the sub-1-V technologies at low cost. Fig. 1 shows the nominal  $V_{\rm DD}$  and  $V_{\rm T}$  scaling roadmaps

Manuscript received December 21, 2009; revised April 20, 2010; accepted April 22, 2010. Date of publication June 07, 2010; date of current version July 14, 2010. This work was supported in part by the Research Committee of the University of Macau and the Macao Science and Technology Development Fund (FDCT).

P.-I. Mak is with the Analog and Mixed-Signal Very Large Scale Integration (VLSI) Laboratory, University of Macau, Macau 853, China (e-mail: pimak@umac.mo).

R. P. Martins is with the Analog and Mixed-Signal Very Large Scale Integration (VLSI) Laboratory, University of Macau, Macau 853, China and also with the Instituto Superior Técnico (IST)/Technical University of Lisbon, 1049-001 Lisboa, Portugal (e-mail: rmartins@umac.mo).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TMTT.2010.2049769



Fig. 1. Elevated  $V_{\rm DD}$  ensures voltage headroom but requires design for reliability.

with process advancements. Arrived at the 90-nm CMOS node and beyond, an elevated  $V_{\rm DD}$  outpacing the nominal value becomes an effective way for restoring back more voltage headroom. A high  $V_{\rm DD}$ -to- $V_{\rm T}$  ratio directly opens up a great deal of flexibility in defining circuit topologies while ensuring a sufficient dynamic range for analog and RF signal processing. Evidently, design-for-reliability becomes a mandatory concern for preventing device overstress. The general advantages of HV-enabled circuits can be discussed by using the following two examples.

As shown in Fig. 2(a), a hybrid-transistor power amplifier (PA) [5] permits exploiting an elevated  $V_{\rm DD}$  to enhance the power efficiency. The thin-oxide transistor featuring a high  $f_{\rm T}$  can serve as the input device to maximize the speed. The thick-oxide transistor, serving as the cascode device, effectively multiplies up the voltage-withstand capability of the PA and improves its reverse isolation.

Alternatively, as shown in Fig. 2(b), a  $V_{\rm DD}$ -elevated ultra-wideband (UWB) balun low-noise amplifier (LNA) [6] increases the output dynamic range while allowing a larger load resistance  $(RL_1)$ , resulting in both high gain and high dynamic range. Obviously, a large  $RL_1$  can notably limit the output bandwidth (BW). Subject to different applications, a gain-peaking inductor  $LL_2$  can be employed to address the BW issue.

This paper describes novel HV-enabled RF circuits that are fully compliant with standard technologies. Only thin-oxide transistors are required, avoiding the need of thick-oxide devices and expensive specialized-HV devices (e.g., laterally diffused MOS). The proof-of-concept prototype is a  $2\times V_{\rm DD}$  mobile-TV tuner RF front-end. The integrated part includes an LNA, a C-2C attenuator, a gain roll-off compensation



Fig. 2. RF circuits using an elevated  $V_{\rm DD}$ . (a) PA. (b) Wideband balun LNA.

path, and two I/Q mixer drivers. Fabricated in a 1-V 90-nm CMOS process, the RF front-end achieves performance metrics that are competitive with the prior state-of-the-art technologies while consuming lower power. The experimental results were reported briefly in [7]. This paper extends significantly the presentation with more circuit insights and definitive materials. The reason for choosing just a *doubled*  $V_{\rm DD}$  is due to the fact that nanoscale technologies have a nominal  $V_{\rm DD}$  of around 1 V. A  $2 \times V_{\rm DD}$  implies typically a 2-V supply, which can be easily generated by a  $3.6 \sim 3.7$ -V Li-ion battery using a low-dropout regulator (LDO). In RF systems, LDO is widely employed to improve the power-supply rejection ratio of the driven circuit.

The second key contribution of this study is related to the fact that the proposed RF front-end supports both typical reception and TV-GSM interoperation through an on/off-chip co-design. TV-GSM interoperation has been the subject of intense research in recent years [8]. A nearby GSM-900 interferer complicates the tuner from receiving the VHF-III and UHF bands (170–860 MHz), where most of the mobile-TV standards such as DVB-H, ISDB-T, T-DMB, and MediaFLO are broadcast. A customized off-chip preselect filter in conjunction with an on-chip gain roll-off compensation technique realizes sufficient rejection at the GSM-900 band, while ensuring a flat passband.

Section II outlines the fundamental reason of adopting an elevated  $V_{\rm DD}$ . Section III overviews the tuner architecture with emphasis on TV-GSM interoperation. Section IV describes the design and simulation of each building block. Section V reports the experimental results and benchmarks the work to the literature. Section VI concludes this paper.

## II. Fundamentals for Adopting an Elevated $V_{\mathrm{DD}}$

The basis for adopting an elevated  $V_{\rm DD}$  are illustrated through analyzing the relationship between  $V_{\rm DD}$  and the dynamic range of a common-source (CS) amplifier with a resistive load, as shown in Fig. 3. The channel-length modulation is neglected for simplicity. The input-referred squared noise voltages imputable to  $M_1$  and  $R_{\rm L}$  are given, respectively, by

$$\overline{V_{n,\text{M1}}^2} = 4kT \frac{1}{g_m} \gamma \tag{1}$$



Fig. 3. Typical CS amplifier with a resistive load.

and

$$\overline{V_{n,\text{RL}}^2} = \overline{I_{n,\text{RL}}^2} \frac{1}{g_m^2} = \frac{4kT}{R_\text{L}} \frac{1}{g_m^2}$$
 (2)

where  $\gamma$  is the noise factor and  $g_m$  is the transconductance of  $M_1$ , k is the Boltzmann's constant, and T is the temperature (in Kelvins). The generic I-V equation of a MOSFET considering the mobility degeneration parameter  $\theta$  is given by

$$I_{\rm D} = \frac{1}{2} \frac{W}{L} \mu_{\rm o} C_{\rm ox} (V_{\rm GS} - V_{\rm T})^2 \frac{1}{1 + \theta (V_{\rm GS} - V_{\rm T})}$$
(3)

where W/L is the aspect ratio of the transistor and  $\mu_{\rm o}C_{\rm ox}$  is the transconductance parameter. From (3), the input-referred third-order intercept point (IIP3) of a MOSFET can be calculated [9] as

$$V_{\rm IIP3}^2 \approx \frac{8}{3} \frac{V_{\rm GS} - V_{\rm T}}{\theta} = \frac{16}{3} \frac{I_{\rm D}}{q_m \theta}.$$
 (4)

With (1), (2), and (4), the dynamic range  $DR_{CS}$  of the CS amplifier can be calculated as

$$DR_{CS} \approx \frac{V_{\text{IIP3}}^2}{\overline{V_{n,\text{M1}}^2 + \overline{V_{n,\text{RL}}^2}}} = \frac{4}{3} \frac{I_{\text{D}}}{kT\theta \left(\gamma + \frac{1}{|A_{\text{V,PC}}|}\right)}$$
(5)

where  $A_{V,DC}$  is the dc voltage gain as given by

$$A_{V,DC} = -g_m R_L. (6)$$

In practice,  $I_{\rm D}$  cannot be arbitrarily increased to maximize the DR<sub>CS</sub>. Next, it will be observed how  $V_{\rm DD}$  and the bias condition limit the achievable DR<sub>CS</sub>. Since the output common-mode voltage  $V_{\rm CM,o}$  must be within  $V_{\rm DD}$ , we have

$$V_{\text{CM,o}} = xV_{\text{DD}} = V_{\text{DD}} - I_{\text{D}}R_{\text{L}} \tag{7}$$

where x denotes a ratio value <1 and can be conveniently set to 0.5 for  $V_{\rm CM,o} = V_{\rm DD}/2$ . Re-arranging (7) yields

$$I_{\rm D} = \frac{V_{\rm DD}(1-x)}{R_{\rm L}}.\tag{8}$$

Substituting (8) back into (5), the  $\mathrm{DR}_{\mathrm{CS}}$  can be re-expressed as

$$DR_{CS} = \frac{4}{3} \frac{V_{DD}}{R_{L}} \frac{1 - x}{kT\theta \left(\gamma + \frac{1}{|A_{v,dc}|}\right)}.$$
 (9)

From (9), it can be deducted that the most straightforward manner to increase the  $DR_{CS}$  is by elevating the  $V_{DD}$ . From gain-to-power-efficiency's viewpoint, it would be preferable to



Fig. 4. Proposed on/off-chip codesigned mobile-TV tuner RF front-end supporting VHF-III (170–240 MHz) and UHF (470–860 MHz) bands in typical reception mode and narrower UHF (470–750 MHz) band in TV-GSM interoperation mode.

boost the voltage gain by increasing  $R_{\rm L}$  but not  $\rm g_m \ (g_m \propto \sqrt{I_{\rm D}})$  for a given transistor size), as an equal increment of  $V_{\rm DD}$  can help to maintain the  $\rm DR_{CS}$  fairly unchanged under the condition that  $\gamma \gg 1/|A_{\rm V,DC}|$ . Assuming a conservative value of  $\gamma = 5/3$  [10],  $|A_{\rm V,DC}|$  should be equal to 6 (15.5 dB) for  $\gamma = 10/|A_{\rm V,DC}|$ , which is a reasonable value to be achieved.

An analogous observation exists for inductively-degenerated CS LNA and Gilbert-cell mixer as addressed in [9] and [11]. Obviously,  $V_{\rm DD}$  cannot be arbitrarily increased to maximize the  ${\rm DR}_{\rm CS}$  due to reliability limitations. Boosting the device reliability by transistor stacking [12] has been one of the ways to push upward the drain–source voltage withstand capability of MOS devices. The major device reliability concerns of an ultrascaled CMOS process include the absolute maximum rating (AMR), hot carrier injection (HCI), negative bias temperature instability (NBTI), time-dependent dielectric breakdown (TDDB), and punchthrough effect [13]. Their implications to the circuit structures based on the employed 1-V 90-nm CMOS process will be justified in the text wherever appropriate.

#### III. TUNER ARCHITECTURE FOR TV-GSM INTEROPERATION

Fig. 4 shows the proposed  $2 \times V_{DD}$ -enabled mobile-TV tuner RF front-end. It supports VHF-III (170-240 MHz) and UHF (470–860 MHz) bands in typical reception mode, and narrower UHF band (470–750 MHz) in TV-GSM interoperation mode. A direct-conversion architecture [14] facilitates the frequency plan and hardware reuse for multiband multistandard mobile-TV applications [15]. The external passives include an off-the-shelf balun, an off-the-shelf SP3T RF switch, and three customized preselect filters built with surface-mount devices (SMDs). A wideband LNA covering the VHF-III and UHF bands is employed as it can cover both VHF-III to UHF bands without demanding reconfigurability [16]. The LNA has to exhibit low noise, high gain, and gain control such that the noise contribution of the latter circuitry is minimized. However, due to the high gain of the LNA, the linearity of the front-end is limited by the C-2C attenuator and I/Q mixer drivers. Since a  $2 \times V_{DD}$ helps improving linearity with low overhead as discussed in



Fig. 5. 170–750-MHz preselect filter's profile for receiving the TV band in the presence of GSM-900 uplink.

Section II, techniques for improving the linearity of the C-2C attenuator and I/Q mixer driver are developed. All circuit blocks are differential to desensitize them from bondwire variation, while minimizing common-mode pickups and even-order nonlinearity. An inductive-peaking feedforward path is added to even out the passband variation. The reason for the LNA to have three sets of differential outputs will be addressed later in Section IV. The gain control is implemented digitally in three steps: 1) the LNA provides a one-step high-/low-gain control; 2) the C-2C attenuator offers a coarse gain control with a 6-dB step size; and 3) the I/Q mixer driver renders a fine gain control with a 0.75-dB step size.

The rationale for employing three preselect filters is related to the fact that, in the frequency range of interest, the VHF-III band suffers from harmonic mixing if only one preselect filter is adopted, since the UHF band is located at the third harmonic of the local oscillator (LO) when downconverting the VHF-III band by hard-switching mixers. This drawback is overcome by separation of the VHF-III and the UHF prefilters with transference of the mixers to a polyphase harmonic-rejection mixer scheme [17], [18]. The VHF-III prefilter serves to reject the interferers located at the harmonics of the LO, whereas the mixer scheme interpolates a pseudo sinewave to suppress the third and fifth harmonics of the LO.

The preselect filter for the narrower-UHF band supports the TV-GSM co-integrated terminals. The presence of the GSM-900 service poses a strict challenge to the tuner operating in the UHF band [19]. Fig. 5 outlines the spectrum of TV-GSM interoperation, where the upper cutoff frequency is reduced from 860 to 750 MHz, as allowed by the DVB-H specifications [20]. Since the isolation between the tuner and GSM transceiver is limited to roughly 10 dB, external filtering is required for seamless TV-GSM interoperation. For the GSM transceiver, a forefront off-chip high-pass filter (HPF) minimizes its leakage power from increasing the tuner's input noise floor. For the tuner, a preselect filter having a notch at 900 MHz is required. An attenuation level of not less than 58 dB is necessary to guarantee the GSM-900 uplink signal, with a maximum power level of +33 dBm, still aligned with the maximum input power outlined by the DVB-H standard. Such a rejection requirement cannot be simply fulfilled by an off-the-shelf TV-tuner filter



Fig. 6.  $1 \times V_{\rm DD}$  inverter LNA. Input dc level is assumed to be at  $V_{\rm ss}$  (0 V).

[21]. Typically, with no intent of TV-GSM interoperation, only 30-dB attenuation at GSM-900 uplink is provided. Moreover, due to a limited Q factor, a sloped passband is induced.

Here, a customized preselect filter and a feedforward gain roll-off compensation path are applied concurrently in the TV-GSM interoperation mode to meet the GSM-rejection profile, while maintaining the flatness of the passband prior to down-conversion. Likewise, the input-referred noise around the transition frequency will not be significantly degraded.

Other design specifications are concisely summarized here as they have been extensively reported in the literature [15], [22]. The representative linearity specification is given by the L1 pattern test of DVB-H, i.e., the TV tuner has to demodulate a 16-QAM signal when there are two interferers, one digital (40-dB stronger) and one analog (45-dB stronger), two and four channels away from the desired, respectively. This test sets the IIP3 to -5 dBm together with a noise figure (NF) of 8 dB. The sensitivity specification is also given by the DVB-H standard. At the maximum gain a NF of 5 dB is required. This value includes the insertion loss (IL) of the external components.

#### IV. ON/OFF-CHIP CIRCUIT DESIGN

All of the integrated circuits are of differential architecture, though several schematics are shown in their single-ended equivalents for simplicity.

## A. Basic Cell of the LNA

Here, we describe the basic cell of the LNA that can be easily upscaled to  $2 \times V_{\rm DD}$  operation. As shown in Fig. 6, a  $1 \times V_{\rm DD}$  inverter-type amplifier with the NMOS's source terminal as the input enables a wideband input-impedance match. The capacitive cross-coupling technique [23] reuses the gate–source transconductance  $(g_{\rm m})$  of both nMOS and pMOS devices, resulting in an improved gain-to-power efficiency. In this subcircuit level, the input dc voltage is set at  $0 \times (V_{\rm DC} = V_{\rm SS})$  through the off-chip balun. The gate voltage is self-biased by the feedback resistor  $R_{\rm fb}$ , resulting in an ouput dc voltage halfway of

the supply (i.e.,  $0.5 \times V_{\rm DD}$ ) that can maximize the linear output swing. The differential voltage gain  $A_{\rm V,diff}$  is given by

$$A_{V,diff} = \frac{V_{outp} - V_{outn}}{V_{inp} - V_{inn}}$$

$$= \left(g_{m1} + 2g_{m2} + \frac{1}{r_{o2}} - \frac{1}{R_{fb}}\right)$$

$$\times (r_{o1}//r_{o2}//R_{fb})$$
(10)

where  $g_{m1,2}$  and  $r_{o1,2}$  are the transconductance and output resistance of  $M_{1,2}$ , respectively. The overall transconductance  $(G_{\rm m})$  corresponds to the term  $g_{m1}+2g_{m2}+1/r_{o2}-1/R_{\rm fb}$  which can be approximate to  $g_{m1}+2g_{m2}$  for sufficiently large  $r_{o2}$  and  $R_{fb}$ , implying roughly a tripled increment of transconductance when comparing to that achieved by a single transistor. With  $V_{\rm DD}=1$  V, proper sizings lead to  $|V_{\rm GS}|=|V_{\rm GD}|=|V_{\rm DS}|=0.5$  V for both  $M_1$  and  $M_2$ . Given that  $|V_{\rm T}|$  of the thin-oxide nMOS and pMOS transistors is roughly 0.3 V, each transistor is biased in strong inversion with  $|V_{\rm GS}-V_{\rm T}|=0.2$  V. The  $G_{\rm m}$ -to- $I_{\rm b}$  ratio is  $\sim 30$  V $^{-1}$  and the output dynamic range is 0.6 V $_{\rm pp}$ .

The use of  $M_2$ 's source node as the input terminal realizes a wideband input impedance match. It can be shown that the differential input resistance ( $R_{\rm IN,diff}$ ) of the LNA is given by

$$R_{\rm IN,diff} = \frac{2}{2g_{m2} + \frac{1}{R_{\rm fb}} + \left(\frac{1}{R_{\rm fb}} - \frac{1}{r_{\rm o2}}\right) A_{\rm V,diff}}.$$
 (11)

which can be simplified to a handy and observable form as follows:

$$R'_{\rm IN,diff} \approx \frac{2}{g_{m1} + 4g_{m2}}$$
 (12)

when  $r_{\rm o1}$  and  $r_{\rm o2}$  are assumed to be infinite. However, in nanoscale technologies, (11) is essential for an accurate calculation of  $R_{\rm IN,diff}$ .  $R_{\rm IN,diff}$  and the total input parasitic capacitance  $C_{\rm IN}$  determine the value and BW of the input reflection coefficient magnitude  $|\Gamma_{\rm IN}|$ , as given by

$$|\Gamma_{\rm IN}| = \left| \frac{\frac{1}{j\omega C_{\rm IN}} / / R_{\rm IN, diff} - R_{\rm S}}{\frac{1}{j\omega C_{\rm IN}} / / R_{\rm IN, diff} + R_{\rm S}} \right|$$
(13)

where  $R_{\rm S}$  denotes the output resistance of the test source. The finite output impedance of  $M_1$  and  $M_2$  complicates the optimization between voltage gain, BW and NF under an impedancematch condition. For the sizing of each component, a constraint-based semi-computed design flow [24] is applied to optimize those parameters concurrently. It is noteworthy that the capacitive cross-coupling technique and the use of an off-chip balun for signal injection allows effective noise and distortion cancellation of  $M_2$ .

Self-biased inverter-based circuits are sensitive to process, voltage, and temperature (PVT) variation. The back-gate control scheme highlighted in [25] is an effective solution for this problem. It keeps the supply current constant and reduces the sensitivity to supply ripple by returning the correcting signals to  $V_{\rm p,bulk}$  and  $V_{\rm n,bulk}$ . A triple-well process is required to isolate the bulk of nMOS from substrate. Because this work is the very first proof-of-concept prototype, this back-gate control scheme has not been embedded.



Fig. 7. Three  $2 \times V_{\rm DD}$  partitioning schemes for the LNA.

Since the linearity of the receiver is mainly limited by the I/Q mixer drivers, the main design consideration of the LNA is to operate it reliably under a  $2 \times V_{\rm DD}$  with guaranteed reliabilty. The associated biasing is simplified by introducing a  $V_{\rm DD}$  partitioning concept. Based on it, a  $2 \times V_{\rm DD}$  cascode-inverter LNA, and a  $2 \times V_{\rm DD}$  cascode-cascade-inverter LNA that befits the proposed RF front-end, are developed.

1)  $V_{\rm DD}$  Partitioning Concept: In order to reliably bias the thin-oxide transistors under an elevated supply, it is convenient to equally divide the supply into four regions, as shown in Fig. 7. From left to right, under  $2 \times V_{DD}$ , a  $1 \times V_{DD}$  inverter-type amplifier (IA<sub>1</sub> to IA<sub>3</sub>) can be connected in three different ways without affecting the performance and reliability. Such an amplifier is self-biased by a feedback resistor. It can be observed that the inter-rail voltage levels (0.5  $\times$   $V_{\rm DD}$ , 1  $\times$   $V_{\rm DD}$  and 1.5  $\times$  $V_{\mathrm{DD}}$ ) call for additional circuitry for generating the inter supply rails. This overhead, however, can be avoided by exploiting a cascode of two identical inverter amplifiers (IA<sub>4</sub> and IA<sub>5</sub>). The intermediate point is still the RF input node, self-biased to a value close to  $1 \times V_{\rm DD}$  because of voltage division. Due to a matched I/O dc level, the voltage gain can be enhanced further by cascading the cascoded inverter amplifiers ( $IA_6$  to  $IA_9$ ), without needing any ac coupling.

2)  $2 \times V_{DD}$  Cascode-Inverter LNA: Fig. 8 describes the transformation of a  $1 \times V_{\rm DD}$  inverter LNA into a  $2 \times V_{\rm DD}$  cascode-inverter LNA. It is noteworthy that the main objective is to keep the RF performance, power consumption and output resistance remain unchanged, but the voltage capability is doubled. The LNA is structured by, first, splitting the  $1 \times V_{DD}$  inverter LNA into two, relying on the principle of device parallelism. The second is stacking them together. The reliability of all devices is maintained at static and power-up/down transient as the dc-levels of all internal nodes follow linearly with the  $2 \times V_{\rm DD}$ when it ramps up (see Fig. 8, right). Due to the separation of circuits from 1 to 2, the output impedance of each output ( $V_{\text{out}1}$ and  $V_{\text{out2}}$ ) is doubled from its original  $1 \times V_{\text{DD}}$  design. This issue can be solved by ac-shorting the dual outputs passively by a capacitor, or actively by another gain stage as shown in Fig. 9. The latter can further boosts the RF gain, at the expense of the BW (since  $V_{\text{out}}$  is of even higher output impedance). The reliability is guaranteed simply by adding two cascode devices  $M_{\rm cp}$ and  $M_{\rm cn}$  with resistor  $R_{\rm b}$  for the drain–gate bias.

Here, the passive combination has been selected for its excellent linearity and the facts that the required summing capacitor can be merged into the subsequent programmable C-2C attenuator and the gain of the supply and ground noises to the single-ended output can be remarkably reduced. The gain enhancement is modified as a double capacitive cross-coupling technique. Thus, the bias point, and the net voltage stressed on each transistor, are unaltered when compared with a generic  $1 \times V_{\rm DD}$  design. This feature contrasts with the outside-rail HV circuits [26] which operates with large signals, the trajectories of the device terminal voltages in transients must be controlled to be within the reliability limits such as HCI, TDDB, and punchthrough. The factor k is introduced as a correction constant since the roles of nMOS and pMOS in the lower inverter are switched compared with the upper one. It is possible to design without k, but it helps ensuring that the upper and lower inverters can achieve the same RF performances. The bulk of  $M_2(M_3)$  should be tied to its source to avoid voltage overdrive between the bulk and source terminals. The bulks of  $M_1$  and  $M_4$  can be used to desensitize the circuit from PVT variation as mentioned before. The dc level of the input node is self-biased to a value close to  $1 \times V_{\rm DD}$  (halfway of the elevated supply).

3)  $2 \times V_{\rm DD}$  Cascode-Cascade-Inverter LNA: Its schematic is shown in Fig. 10. Adding one more gain stage boosts gain and permits gain switching without affecting the input impedance match. The second stage is realized by  $A_3$  and  $A_4$  that are inverter-like CS amplifiers offering a simple gain-bypass mode by using a switch (SW) in parallel with  $R_{\rm fb2}$ . Considering the upper path involving  $A_1$  and  $A_3$ , the voltage gain  $A_{\rm V,A3}$  of  $A_3$  in the high-gain mode can be expressed by

$$A_{V,A3} = \frac{V_{\text{out,2nd}}}{V_{\text{in,2nd}}} = \frac{g_{m5} + g_{m6} - \frac{1}{R_{\text{fb2}}}}{\frac{1}{T_{c5}/T_{c6}} + \frac{1}{R_{\text{fb2}}}}$$
(14)

where  $g_{m5,6}$  and  $r_{o5,6}$  are the transconductance and output resistance of  $M_{5,6}$ , respectively. In the low-gain mode,  $R_{\rm fb2}$  is reduced (in parallel with the ON-resistance of the SW). The input resistance of  $A_3R_{\rm IN,2nd}$  is given by

$$R_{\rm IN,2nd} = \frac{R_{\rm fb2} + r_{o5}//r_{o6}}{1 + (g_{m5} + g_{m6})(r_{o5}//r_{o6})}.$$
 (15)

Since  $R_{\rm IN,2nd}$  loads to  $A_1$ , the gains of  $A_1$  and  $A_3$  are simultaneously reduced in the low-gain mode when  $R_{\rm fb2}$  is decreased, effectively increasing the linearity. Note that no reliability issue is induced as the gain control involves no change of bias point. The consideration applies for the lower path involving  $A_2$  and  $A_4$ . One particular feature of this LNA is that, in addition to the two high-impedance output terminals ( $V_{\rm out1p}$  and  $V_{\rm out2p}$ ), a low-impedance output terminal ( $V_{\rm out3p}$ ) is available, which will be reused for gain roll-off compensation (to be described in Section IV-F).

The simulated performances of the standalone LNA is shown in Fig. 11. At *no load* condition, the high-gain mode shows 31.4-dB voltage gain, 2.8-dB NF, and  $S_11 < -10$ -dB BW of 0.1–1.5 GHz. At the low-gain mode, the performances are 21.1-dB voltage gain, 3.6-dB NF, and  $S_11 < -10$ -dB BW of 0.1–1.56 GHz. An in-band two-tone test at 400 and 500 MHz shows an IIP3 of -3.3/5.4 dBm at high-/low-gain mode. The



Fig. 8. Constant-power constant-performance transformation of a  $1 \times V_{\rm DD}$  inverter LNA into a  $2 \times V_{\rm DD}$  cascode-inverter LNA (simplified half circuit).



Fig. 9.  $2 \times V_{\rm DD}$  cascode-inverter LNA with its dual outputs combined actively by a dual-input cascode amplifier.

LNA draws 9.8 mW at 2 V. It is noteworthy that those performance metrics exclude the loading effect of the C-2C attenuator and I/Q mixer drivers. Cosimulations between blocks are necessary to justify the overall RF performances.

#### B. ESD Protection Scheme

Since  $N_{\rm X}$  (see Fig. 10) is self-biased internally by the LNA at a dc level halfway of the supply, it is convenient to apply forward-connected diode chains to boost the ESD protection level. As shown in Fig. 12,  $D_3$ 's and  $D_4$ 's are three substrate pnp diodes, which, together with the reverse-biased diodes ( $D_1$  and  $D_2$ ) and power clamp construct the ESD protection scheme. In



Fig. 10.  $2 \times V_{\rm DD}$  cascode–cascade-inverter LNA with triple output terminals and high/low-gain mode (simplified half circuit).

the ESD-robustness simulation, a human body model (HBM) voltage pulse is applied to the LNA's input to induce a large  $\pm/-$  zapping discharge current that has a rising/falling time of  $\sim 8$  ns [27]. As verified in all combinations, the RF input pins can withstand minimally  $\pm 4$  kV of ESD zapping without causing internal or protection devices failure. This result fulfills the standard of "safe level" in the chip-level ESD specifications. The main concern is the induced nonlinear parasitic capacitance, which is roughly 0.2 pF in this design. With a rail-to-rail



Fig. 11. Simulated performances of the standalone LNA with no load.



Fig. 12. ESD protection scheme of the RF input pin.

sinewave applied at the input, the total harmonic distortion is 0.1%.

## C. Programmable C - 2C Attenuator

The linearity of the I/Q mixer driver limits that of the entire TV tuner because of the voltage gain of the LNA. Instead of utilizing the current-steering gain-control method [28] that can affect the operating points, a passive C-2C attenuator (Fig. 13) is inserted between the LNA and the I/Q mixer drivers to control coarsely the dynamics of the RF signal. Conveniently, the input capacitor can be divided into two equally sized capacitors  $(C_x$ 's) for passively combining the LNA's upper  $(V_{\text{out1p}})$  and lower  $(V_{\text{out2p}})$  outputs. The five-stage attenuator offers an attenuation range  $A_{\rm v}=0$  to -30-dB with a -6-dB step size, i.e.,  $A_{\rm v}=$  $G_{\rm n}(2)^{-n}$  for  $n=0,1,\ldots 5$ , where  $G_{\rm n}=(0,1)$  is the gate control logic for switching the attenuation levels. Sizing  $C_{\rm x}$  has a tradeoff between the accuracy and BW. An increase of  $C_{\rm x}$ value can desensitize the gain step from parasitic capacitances, whereas a decrease of  $C_{\rm x}$  value can maximize the BW. Here the optimized  $C_x$  is 0.5 pF for the targeted BW. The simulated magnitude response of the C-2C attenuator is shown in Fig. 14. The ON-resistance of the switches and capacitor size determine the BW of the attenuator, which is well over 1 GHz among all attenuation levels. The output is not buffered before driving the mixer driver, inducing 0.1-dB passband gain loss under a 0.1-pF load, which models the input capacitance of the mixer driver.

An elevated  $V_{\rm DD}$  helps minimizing the size and nonlinearity of MOS switches. In the proposed  $V_{\rm DD}$  partitioning scheme there are four gain switching methods using digital inverters, as shown in Fig. 15. nMOS and pMOS switches using the corresponding inverter ensure  $V_{\rm GS}=1$  V in the ON-state,  $V_{\rm GS}=1$ 



Fig. 13. Programmable C-2C attenuator for coarse-gain control. The input capacitor  $2C_{\mathbf{x}}$  is divided into  $2C_{\mathbf{x}}$ 's to interface with the LNA.



Fig. 14. Simulated magnitude response of the C-2C attenuator.



Fig. 15. Appropriate digital inverters for switches operating at different supply rails. They drive nMOS and pMOS switches correspondingly, such that  $V_{\rm GS}$  of  $1\times V_{\rm DD}$  in ON-state can be achieved in the four cases shown.

0 V in the OFF-state. The main reliability concern of the C-2Cattenuator is the bias temperature instability (BTI), because all switches conduct no static current, and to overcome it, triplewell nMOS switches allowing bulk-source connection are employed as they are far less affected by BTI than the pMOS devices. The associated tradeoff is that nMOS requires a deep n-well to permit bulk-source connection, which is a cheap option that is widely available in advanced processes. The parasitic capacitances associated with the deep-n-well diodes have to be accounted to minimize gain-step error. The terminal voltage  $N_{\rm Y}$ is purposely set to  $0.5 \times V_{\rm DD}$  (0.5 V) to interface with the I/Q mixer drivers. As such, the gain-control logics  $[G_0 \text{ to } G_8]$  can be reliably up-shifted to  $1.5 \times V_{\rm DD}$  (1.5 V) in the ON-state. Considering AMR and TDDB, the RF input signals ( $V_{\text{in}1}$  and  $V_{\text{in}2}$ ) can be as large as 0.4  $V_{\rm pp}$ . In the linear region, a 0.5-V increment of overdrive  $(V_{GS} - V_{T})$  leads to a better linearity and a smaller



Fig. 16. IIP3's of the C-2C attenuator with 1-V and 1.5-V gate voltages. The triple-well nMOS switches are biased at a DC level of 0.5 V.



Fig. 17.  $0.5 \times V_{\rm DD}$ -up level shifter.

transistor size for a given ON-resistance  $(R_{\rm ON})$ . The  $R_{\rm ON}$  of a CMOS transistor based on a first-order model is given by

$$R_{\rm ON} = \frac{1}{\mu_{\rm o} C_{\rm ox} \frac{W}{L} (V_{\rm GS} - V_{\rm T})}.$$
 (16)

The simulated IIP3 of the C-2C attenuator under a 50- $\Omega$  source impedance with 1.5-V and 1-V gate-control voltages are shown in Fig. 16. The former achieves +9.8-+16.1 dBm IIP3 among an attenuation range of 0--30 dB, showing minimally 7.3-dB improvement of IIP3 when comparing it with the latter.

The involved  $0.5 \times V_{\rm DD}$ -up level shifter is shown in Fig. 17. It features a simple structure to realize low-to-high transition from 0/1-V input to 0.5/1.5-V output. When the input is logic 1 (1 V),  $V_{\rm x}$  is close to ground, the MOS switch  $M_{\rm a}$  is turned on (with a resistance much smaller than  $R_1$ ), yielding  $V_{\rm y}\approx 0.5$  V [i.e.,  $2\,{\rm V}\cdot(2R_1//R_1)/(2R_1//R_1+2R_1)$ ] and making [ $G_0$  to  $G_5$ ] equal to logic 1 (1.5 V). On the other hand, when the input is logic 0 (0 V),  $M_{\rm a}$  is off, yielding  $V_{\rm y}\approx 1.5$  V [i.e.,  $(2\,{\rm V}-1\,{\rm V})\cdot(2R_1)/(2R_1+2R_1)+1$  V] and making [ $G_0$  to  $G_5$ ] equal to logic 0 (0.5 V). It can be verified that all terminal voltages of MOS devices satisfy the reliable limits. The required reference voltages are generated by an on-chip high-ohmic polysilicon resistor ladder.

## D. I/Q Mixer Drivers

The proposed I/Q mixer drivers (Fig. 18) are based on a cascode structure with a resistive load to drive a passive mixer. It benefits the most from an elevated  $V_{\rm DD}$  in terms of linear output swing and reverse isolation. The fine-gain control [ $G_6$  to



Fig. 18. Proposed cascode I/Q mixer driver.  $M_3$  is partially switchable for fine-step gain control. The low-impedance node  $N_{\mathbf{z}}$  interfaces the feedforward path to compensate the gain roll-off.



Fig. 19. Magnitude response of the RF front-end at different sizes of the  $M_{\rm MIX}.$ 

 $G_8$ ] is set at the ac-switching part of  $M_3$  (i.e.,  $M_3'$ ), covering a 0-to-6-dB gain range with a 0.75-dB step size. The gain-control logics [ $G_6$  to  $G_8$ ] are up-boosted to  $0.5 \times V_{\rm DD}$  in the OFF-state and  $1.5 \times V_{\rm DD}$  in the ON-state to improve the linearity, similar to the gain control in the C-2C attenuator. The entire coarse-fine gain control involves no change of bias points, ensuring the reliability in all operating modes.  $M_4$  and  $M_5$  are nMOS transistors with  $V_{\rm GS}=V_{\rm DS}=1\times V_{\rm DD}$  and are of long channel length (i.e.,  $1.2~\mu{\rm m}$ ) to avoid BTI and punchthrough.

 $M_3$  and  $M_3'$  are linearized and self-biased by  $R_3$  at a  $V_{\rm GS}$  of  $0.5 \times V_{\rm DD}$ . They deliver the signal current to the two cascode devices  $M_4$  and  $M_5$  while maintaining adequate reverse and I/Q isolations of 76.3 and 38.4 dB in simulations, respectively. The linear output swing is boosted to 0.6  $V_{\rm pp}$  without jeopardizing the reliability limits in terms of RF stress [29], which is confirmed by checking the trajectories of the terminal voltages in power-up/-down transients.

The mixer driver is to deliver high swing output to a resistive load while ensuring a sufficient voltage gain. When driving a passive mixer realized with MOSFET, a small device size is preferred as the switching power of the LO path can be minimized. The mixer switch  $M_{\rm MIX}$  shown in Fig. 19 is of pMOS



Fig. 20. Simulated dc-node voltage variation of Fig. 18 with the 2  $\times$   $V_{\rm DD}$  ramped up from 0 to 2 V.



Fig. 21. Simulated  $\rm S_{21}$  and  $\rm S_{11}$  of the three preselect filters for: (a) 170–240-MHz band; (b) 470–860-MHz band; and (c) 470–750-MHz band.

type to take advantage of the  $1.5 \times V_{\rm DD}$  output dc level, increasing the gate-source overdrive in the ON-state as  $1 \times V_{\rm DD}$ . Since the I/Q mixer driver has resistive input impedance, the



Fig. 22. Simplified schematic of the feedforward gain roll-off compensation path.

loading effect between it and the LNA and the C-2C attenuator must be taken into account to check the overall gain and output BW under different loads. As shown in Fig. 20, with  $R_{\rm L1}=700~\Omega$ , the voltage gain can be maintained at >20 dB with around 1-GHz overall output BW with sizes of  $M_{\rm MIX}$  ranging from  $3.6/0.1\times n$ , where n=1,2,3,4. With a 50- $\Omega$  RF test source and  $M_{\rm MIX}$  sized as 3.6/0.1, the simulated differential voltage gain of the mixer driver is 5.4 dB and IIP3 is +8.6 dBm.

The I/Q mixer driver is extensively *voltage* biased to freeze the operating points necessary for reliable operation. Since the DVB-H employs time-slicing operation [20], a resistor ladder generating the reference and bias voltages avoids wrong voltage buildup (remove) sequences in internal nodes during power-up (down) transients. Fig. 20 shows the simulated internal node voltages of the I/Q mixer drivers (markers correspond to Fig. 18) when the  $2 \times V_{\rm DD}$  ramps up from 0 to 2 V. It can be observed that the potential differences of all internal nodes are within the reliable guides of AMR and TDDB.

## E. External Components

The schematics,  $S_{21}$  and  $S_{11}$  of the three preselect filters optimized for the 170-240, 470-860, and 470-750 MHz bands, are shown in Fig. 21(a)–(c), respectively. The source and input impedances of the RF front-end are matched with 75  $\Omega$ . The Q-factors of surface-mount-device (SMD) inductor and capacitor at 1 GHz are 60  $(Q_L)$  and 80  $(Q_C)$ , respectively. A 1-pF input parasitic capacitance is assumed to be at the input of the RF front-end. The in-band  $|S_{11}|$  is less than -10 dB in all cases. The 470-750-MHz preselect filter achieves 60-dB rejection at 900 MHz at the expense of 1.66-dB passband variation near the cutoff. This effect is addressed by a gain roll-off compensation technique to be described next. The 170-240-MHz preselect filter can achieve more than 30-dB rejection at 510 MHz to prevent the harmonic mixing. In order to measure the frequency response with minimum IL, the 470-860-MHz preselect filter for typical reception is a simplified LC structure.

The selected balun and RF SP3T switch are wideband components. Up to 1 GHz, the 1:2 balun has a 1.2-dB IL [30] and the single-pole triple throw (SP3T) RF switch has a 0.4-dB IL [31].

#### F. Feedforward Gain Roll-Off Compensation

The gain roll-off due to the 470–750-MHz preselect filter and the finite BW limitation of the LNA and C-2C attenuator



Fig. 23. Simulated magnitude responses of the RF front-end with and without gain roll-off compensation.



Fig. 24. (a) Test fixture for resisting the ambient GSM signals and (b) chip micrograph of the RF front-end.

in conjunction induce significant gain roll-off near the cutoff.  $V_{\text{out3p}}$  (see Fig. 10) is a low-impedance output node of the LNA reusable for gain roll-off compensation. Confirmed by on/offchip cosimulation, a feedforward path (Fig. 22) from  $V_{\rm out3p}$ with inductive peaking and amplification realizes a low-Q highpass characteristic. The gain block of -1 implies cross connection of the differential terminals. It compensates the passband roll-off due to the external preselect filter, the LNA, and the C-2C attenuator. The inductor  $L_{\rm FF}$  is differential for area savings and the amplification is based on another inverter amplifier  $A_5$ . Since it is a low-Q peaking, the technique is insensitive to the absolute value of  $L_{\rm FF}$ . An error amplifier loop around  $M_{\rm r}$  generates a regulated  $1 \times V_{\rm DD}$  supply for reliable operation of  $A_5$ . The error amplifier is based on a differential pair with a current mirror load. Its current tail nMOS is diode-connected to allow self-biasing, avoiding any overstress when the  $2 \times V_{\rm DD}$ ramps up. This current tail is sized to consume a voltage stress of  $\sim 0.5 \times V_{\rm DD}$  to reduce the voltage stress on the differential pair and current mirror. The simulated passband flatness with and without compensation is depicted in Fig. 23. The passband flatness is improved by 2.55 dB.

# V. EXPERIMENTAL RESULTS, DISCUSSIONS AND BENCHMARKS

Prototypes of the RF front-end have been fabricated in a 1-V 90-nm CMOS process. The die micrograph and test fixture



Fig. 25. Measured RF performances of the RF front-end with the corresponding preselect filters for: (a) 170–240-MHz band; (b) 470–860-MHz band; and (c) 470–750-MHz band.

for resisting the ambient GSM signals from affecting the test results are shown in Fig. 24(a) and (b), respectively. The RF front-end employs a single 2-V supply. It occupies 0.28-mm² active area and is filled symmetrically by obligatory dummy tiles to avoid mechanical strain differences. The metal lines are set to 1- $\mu$ m width per 1-mA dc current to prevent electromigration. An inductive-peaking 50- $\Omega$  test buffer was designed to drive the equipments since the loading effect of the buffer cannot be simply de-embedded.

Fig. 25(a)–(c) shows the RF performances measured with different preselect filters. The measured peak voltage gain

|                                  | This work                                                           |                        |                | [25]                              | [34]        | [35]          |           |
|----------------------------------|---------------------------------------------------------------------|------------------------|----------------|-----------------------------------|-------------|---------------|-----------|
| Frequency (MHz)                  | 170 – 240                                                           | 470 – 750 <sup>1</sup> | 470 – 862      | 470 – 862                         | 470 – 870   | 174 – 245     | 450 – 862 |
| NF (dB)                          | 3.8                                                                 | 3.9                    | 3.5            | 2.6                               | 4.3         | 3.0           | 4.5       |
| Max. Voltage Gain (dB)           | 24.9                                                                | 26.2                   | 26.5           | 23                                | 16          | 28            | 25        |
| Rejection at GSM-900 uplink (dB) | 67 <sup>2</sup>                                                     | 68 <sup>2</sup>        | 2 <sup>2</sup> | n/a                               | n/a         | n/a           | n/a       |
| ESD Protection/level (V)         | Yes / 4k <sup>3</sup>                                               |                        |                | no                                | no          | Yes / n/a     |           |
| IIP3 (dBm) @ gain (dB)           | −5.5 @ 26.2<br>−1.6 @ 16 (low-gain mode)                            |                        |                | -5.4 @ 23<br>+0.6 @ 9             | -1.5 @ 16   | -5 to -4 @ 25 |           |
| Variable Gain Range (dB)         | 46                                                                  |                        |                | 14                                | 33          | 50            |           |
| Power (mW) @ V <sub>DD</sub> (V) | 10 @ 2 (LNA + C-2C Attenuator)<br>15 @ 2 (+ also I/Q Mixer Drivers) |                        |                | 40 @ 1.2                          | 22 @ 1.8    | 16 @ 1.8      |           |
| Active Area (mm <sup>2</sup> )   | 0.283                                                               |                        |                | 0.067                             | 0.32        | 0.52          |           |
| Circuit Topology                 | Differential                                                        |                        |                | Single-End in<br>Differential Out | Single End  | Differential  |           |
| Technology                       | 90nm CMOS                                                           |                        |                | 90nm CMOS                         | 0.18µm CMOS | 0.18µm CMOS   |           |

TABLE I PERFORMANCE SUMMARY AND COMPARISON WITH THE STATE-OF-THE-ART CMOS VGLNAS

- 1: TV-GSM inter-operation mode.
- 2: With external filters.
- 3: The ESD protection level is based on HBM simulation.



Fig. 26. Measured RF performances against the gain control word at 600 MHz. (a) Voltage gain and gain error. (b) NF and IIP3.

ranges from 24.9 to 26.5 dB, and the minimum NF of the RF front-end ranges from 3.5 to 3.9 dB, after de-embedding the loss of the RF switch, balun, and preselect filters. The in-band  $S_{11}$  is below -10 dB in all modes. In TV-GSM interoperation mode, the rejection at GSM-900 uplink measures 68 dB and



Fig. 27. Linearity measurements with two-tone tests at 0.5 and 0.7 GHz and 0.7 and 0.9 GHz.

less than 0.7-dB gain roll-off within 470–750 MHz. Since the GSM-rejection filter is realized in a discrete form, post-tuning for alignment is necessary to ensure a stable and accurate notching at GSM-900 uplink against PVT. The manufacturable implementation of the filter prototypes should be with the low-temperature co-fired ceramic (LTCC) technology [32], [33] in the next phase, which can have an accurately controlled frequency response. Fig. 26(a) and (b) shows the voltage gain and gain error, NF and IIP3, measured against the gain-control words, respectively. The gain step error is within  $\pm 1$  dB throughout a gain control range of 46 dB. It is believed that this error can be mainly attributed to the C-2C attenuator, which should be reoptmized with the parasitic capacitance caused by the deep-n-well diodes and the density tilings.

Throughout a 46-dB gain-control range, the IIP3 ranges from -5.5 to +4 dBm under a two-tone test at 400 and 500 MHz. Nevertheless, when the RF front-end is switched to the low-gain mode (10-dB gain back-off), an IIP3 of -1.6 dBm together with a minimum NF of 6.4 dB is adequate to pass the DVB-H L1 pattern test with low-sensitivity degradation. The RF front-end excluding the test circuitry consumes 15 mW, out of which 10

mW is due to the LNA and the C-2C attenuator (plus its associated bias circuit).

The desensitization of the RF front-end to the GSM-900 interference is characterized by using two two-tone tests, as shown in Fig. 27. A two-tone test at 0.5 and 0.7 GHz measures an IIP3 of -5.5 dBm. With a preselect filter notching at the 0.9 GHz, the two-tone test at 0.7 and 0.9 GHz shows that the generated third-order intermodulation (IM3) distortion becomes insignificant.

With no access to industrial long-term reliability testers, the reliability of the chip was justified by operating it continuously at room temperature for three days (reference the method described in [13]). No detrimental effect on the performance was noted. Due to a similar reason, the ESD robustness could not be strictly characterized experimentally. The achieved ESD-protection level is based on simulations. Comprehensive system-level measurements including EVM degradation in a TV-GSM co-integrated scenario should be chased in the latter stages of the research, with the presence of the digital demodulator and other analog-baseband circuitry.

There is no similar on/off-chip co-design RF front-end reported in the literature for direct performance comparison. Nevertheless, it is relevant to compare the combined performance of the LNA and C-2C attenuator with the state-of-the-art CMOS variable-gain low-noise amplifiers (VGLNAs) [25], [34], [35] in Table I. With similar NF and linearity performances, this work is advantageous for its lowest power consumption, multistandard conformity and TV-GSM interoperability. The chip area is much larger than [25] due to the reason that, here, a wider gain range is realized, and two I/Q mixer drivers and one gain-roll-off compensation path are implemented. The mixer drivers are capable of driving both resistive and capacitive loads with low gain and BW reduction.

#### VI. CONCLUSION

This study demonstrated that RF circuits reliably powered by an elevated  $V_{\rm DD}$  are capable of achieving high performances with low power consumption and no reliability risk. The presented proof-of-concept prototype is a  $2 \times V_{\rm DD}$ -enabled mobile-TV RF front-end with TV-GSM interoperability. Verified in a 1-V 90-nm CMOS process with standard 1-V thin-oxide devices, the circuit core draws 15 mW at a custom-elevated 2-V supply. In TV-GSM interoperation mode, an inductive-peaking feedforward path evens out the passband to 0.7-dB variation, while showing 68-dB rejection at the GSM-900 uplink. The presented stress-conscious circuit architectures and self-bias techniques are generally applicable for different designs. It is believed that HV-enabled circuits with design-for-reliability possess a high potential in boosting RF circuit performances in sub-1-V technologies at low cost. This research direction has been followed with the main objectives of increasing the circuit portfolio and the integration level.

#### ACKNOWLEDGMENT

The authors would like to thank Prof. B. Razavi, University of California at Los Angeles (UCLA), for the valuable discussion, Prof. F. Maloberti, University of Pavia, Pavia, Italy, and the staff of Circuits Multi-Projet (CMP), Grenoble, France, for

assistance on packaging, and the reviewers for their valuable comments and suggestions.

#### REFERENCES

- P.-I. Mak, S.-P. U, and R. P. Martins, Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers. Berlin, Germany: Springer, 2007.
- [2] L. Leung and H. C. Luong, "A 1-V 9.7-mW CMOS frequency synthesizer for IEEE 802.11a transceivers," *IEEE Trans. Microw. Theory Tech.*, vol. 56, no. 1, pp. 39–48, Jan. 2008.
- [3] B. Razavi, "Design considerations for future RF circuits," in *Proc. IEEE ISCAS*, May 2007, pp. 741–744.
- [4] W. Sansen, "Analog design challenges in nanometer CMOS technologies," in *Proc. IEEE A-SSCC*, Nov. 2007, pp. 5–9.
- [5] M. Zargari, L. Nathawad, H. Samavati, S. S. Mehta, A. Kheirkhahi, P. Chen, K. Gong, V. Vakli-Amini, J. A. Hwang, S.-W. M. Chen, M. Terrovitis, B. J. Kaczynski, S. Limotyrakis, M. P. Mack, H. Gan, M.-L. Lee, R. T. Chang, H. Dogan, S. Abdollahi-Alibeik, B. Baytekin, K. Onodera, S. Mendis, A. Chang, Y. Rajavi, S. H.-M. Jen, D. K. Su, and B. A. Wooley, "A dual-band CMOS MIMO radio SoC for IEEE 802.11n wireless LAN," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 2882–2895, Dec. 2008.
- [6] R. Bagheri, A. Mirzaei, S. Chehrazi, M. Heidari, M. Lee, M. Mikhemar, W. Tang, and A. Abidi, "An 800-MHz-6-GHz software: Defined wireless receiver in 90-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2860–2876, Dec. 2006.
- [7] P.-I. Mak and R. P. Martins, "A  $2 \times V_{\rm DD}$ -enabled TV-tuner RF front-end supporting TV-GSM interoperation in 90 nm CMOS," in *IEEE Symp. VLSI Circuits, Tech. Dig.*, Jun. 2009, pp. 278–279.
- [8] M. Flath, "Address challenges in DVB-H receiver design," EE Times-Asia pp. 1–2, Jun. 2007 [Online]. Available: http://eetasia.com/ARTICLES/2007JUN/PDF/EEOL\_2007JUN01\_RFD\_ACC\_EMS\_TA.pdf
- [9] W. Sheng, A. Emira, and E. Sánchez-Sinencio, "CMOS RF receiver system design: A systematic approach," *IEEE Trans. Circuits Syst. I,* Reg. Papers, vol. 53, no. 5, pp. 1023–1034, May 2006.
- [10] A. J. Scholten, L. F. Tiemeijer, R. Van Langevelde, R. J. Havens, A. T. A. Zegers-van Duijnhoven, and V. C. Venezia, "Noise modeling for RF CMOS circuit simulation," *IEEE Trans. Electron Devices*, vol. 50, no. 3, pp. 618–632, Mar. 2003.
- [11] M. El-Nozahi, E. Sánchez-Sinencio, and K. Entesari, "Power-aware multiband-multistandard CMOS receiver system-level budgeting," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 56, no. 7, pp. 570–574, Jul. 2009.
- [12] K. Y. Son, C. Park, and S. Hong, "A 1.8-GHz CMOS power amplifier using stacked nMOS and pMOS structures for high-voltage operation," *IEEE Trans. Microw. Theory Tech.*, vol. 57, no. 11, pp. 2652–2660, Nov. 2009.
- [13] B. Serneels and M. Steyaert, Design of High Voltage xDSL Line Drivers in Standard CMOS. Berlin, Germany: Springer, 2008.
- [14] P.-I. Mak, S.-P. U, and R. P. Martins, "Transceiver architecture selection–Review, state-of-the-art survey and case study," *IEEE Circuits Syst. Mag.*, vol. 7, no. 2, pp. 6–25, Jun. 2007.
- [15] I. Vassilios, K. Vavelidis, N. Haralabidis, A. Kyranas, Y. Kokolakis, S. Bouras, G. Kamoulakos, C. Kapnistis, S. Kavadias, N. Kanakaris, E. Metaxakis, C. Kokozidis, and H. Peyravi, "A 65 nm CMOS multistandard, multiband TV tuner for mobile and multimedia applications," *IEEE J. Solid-State Circuits*, vol. 43, pp. 1522–1533, Jul. 2008.
- [16] D. Im, H.-T. Kim, and K. Lee, "A CMOS resistive feedback differential low-noise amplifier with enhanced loop gain for digital TV tuner applications," *IEEE Trans. Microw. Theory Tech.*, vol. 57, no. 11, pp. 2633–2642, Nov. 2009.
- [17] J. A. Weldon, R. S. Narayanaswami, J. C. Rudell, L. Lin, M. Otsuka, S. Dedieu, T. Luns, K.-C. Tsai, C.-W. Lee, and P. R. Gray, "A 1.75-GHz highly integrated narrowband CMOS transmitter with harmonic-rejection mixer," *IEEE J. Solid-State Circuits*, vol. 36, no. 12, pp. 2003–2015, Dec. 2001.
- [18] C.-Y. Cha, H.-B. Lee, and K. K. O, "A TV-band harmonic rejection mixer adopting a gm linearization technique," *IEEE Microw. Wireless Compon. Lett.*, vol. 19, no. 9, pp. 563–565, Sep. 2009.
- [19] V. Rambeau, H. Brekelmans, M. Notten, K. Boyle, and J. V. Sinderen, "Antenna and input stages of a 470–710 MHz silicon TV tuner for portable applications," in *Proc. ESSCIRC*, Sep. 2005, pp. 239–242.
- [20] Mobile and Portable DVB-T/H Radio Access-Parts 1 and 2: Interface Specification and Interface Conformance Testing, Int. Standard IEC 62002-1, IEC, Oct. 2005.

- [21] "Datasheet of TDK low pass filters for DVB-H/ISDB-T DEA Series DEA200710LT-1238A1," TDK, Uniondale, NY.
- [22] M.-C. Kuo, S.-W. Kao, C.-H. Chen, T.-S. Hung, Y.-S. Shih, T.-Y. Yang, and C.-N. Kuo, "A 1.2 V 114 mW dual-band direct-conversion DVB-H tuner in 0.13  $\mu$ m CMOS," *IEEE J. Solid-State Circuits*, vol. 44, no. 3, pp. 740–750, Mar. 2009.
- [23] D. J. Allstot, L. Xiaoyong, and S. Shekhar, "Design considerations for CMOS low-noise amplifiers," in *Proc. IEEE RFIC Symp.*, Jun. 2004, pp. 97–100.
- [24] P.-I. Mak and R. P. Martins, "Design of an ESD-protected ultra-wide-band LNA in nanoscale CMOS for fullband mobile TV tuners," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 56, no. 5, pp. 933–942, May 2009
- [25] L. Tripodi and H. Brekelmans, "Low-noise variable-gain amplifier in 90-nm CMOS for TV on mobile," in *Proc. ESSCIRC*, Sep. 2007, pp. 368–371.
- [26] K. Ishida, A. Tamtrakarn, T. Sakurai, and H. Ishikuro, "An outside-rail opamp design targeting for future scaled transistors," in *Proc. A-SSCC*, Nov. 2005, pp. 73–76.
- [27] Y.-W. Hsiao and M.-D. Ker, "A 5-GHz differential low-noise amplifier with high pin-to-pin ESD robustness in a 130-nm CMOS process," *IEEE Trans. Microw. Theory Tech.*, vol. 57, no. 5, pp. 1044–1053, May 2009.
- [28] J. Hu, M. Felder, and L. Ragan, "A fully integrated variable-gain multi-tanh low-noise amplifier for tunable FM radio receiver front-end," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 7, pp. 1805–1814, Aug. 2008.
- [29] L. Larcher et al., "Oxide breakdown after RF stress: Experimental analysis and effects on power amplifier operation," in Proc. Int. Reliabil. Phys. Symp., Mar. 2006, pp. 283–287.
- [30] "Datasheet of Mini-Circuits, JTX-2-10T, RF transformer," Mini-Circuits, Brooklyn, NY.
- [31] "Datasheet of Anadigics, AWS5523, SP3T Switch," Anadigics, Warren, NJ.
- [32] G. Brzezina, L. Roy, and L. MacEachern, "Design enhancement of miniature lumped-element LTCC bandpass filters," *IEEE Trans. Mi*crow. Theory Tech., vol. 57, no. 4, pp. 815–823, Apr. 2009.
- [33] K. Huang and T. Chiu, "LTCC wideband filter design with selectivity enhancement," *IEEE Microw. Wireless Compon. Lett.*, vol. 19, no. 7, pp. 452–454, Jul. 2009.
- [34] J. Xiao, I. Mehr, and J. Silva-Martinez, "A high dynamic range CMOS variable gain amplifier for mobile DTV tuner," *IEEE J. Solid-State Circuits*, vol. 42, pp. 292–301, Feb. 2007.
- [35] T. Kim and B. Kim, "A 13 dB IIP3 improved low-power CMOS RF programmable gain amplifier using differential circuit trans-conductance linearization for various terrestrial mobile D-TV applications," *IEEE J. Solid-State Circuits*, vol. 41, no. 4, pp. 945–953, Apr. 2006.



**Pui-In Mak** (S'00–M'08) received the B.S.E.E.E. and Ph.D.E.E.E. degrees from the University of Macau (UM), Macau, China, in 2003 and 2006, respectively.

He was with Chipidea Microelectronics Ltd., Macau, in the summer of 2003 as a Trainee Engineer. Since 2004, he has been with the Analog and Mixed-Signal Very Large Scale Integration (VLSI) Laboratory, UM, as a Research Assistant (2004–2006), an Invited Research Fellow (2006–2007) and (Co)-Coordinator of the Wireless

(Biomedical) Research Line (2008-). He is currently an Assistant Professor with UM. He was a Visiting Fellow with the University of Cambridge, Cambridge, U.K., and a Visiting Scholar at INESC-ID, Instituto Superior Técnico/UTL, Lisboa, Portugal in 2009. He has coauthored a book, *Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Trans-*

ceivers (Springer, 2007), and approximately 50 papers in referred journals and conferences. He holds one U.S. patent and has several applications pending. His research interests are analog and RF circuits and systems for wireless and biomedical applications and engineering education.

Dr. Mak is an associate editor for the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I: REGULAR PAPERS (2010–2011), the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS (2010-2011), and the IEEE Circuits and Systems (CAS) Society Newsletter (2010-present). He was the corecipient of paper awards at ASICON'03, MWSCAS'04, IEEJ Analog VLSI Workshop'04, PRIME'05, DAC/ISSCC-SDC'05, APCCAS'08 and PrimeAsia'09. He was the recipient of the Honorary Title of Value decoration from Macao Government in 2005; the Clare-Hall Visiting Fellowship from the University of Cambridge in 2009; the IEEE MGA GOLD Achievement Award in 2009; the IEEE CAS Society Chapter-of-the-Year Award in 2009, the UM Research Award in 2010, and the IEEE CAS Society Outstanding Young Author Award in 2010. He is a member of the IEEE GOLD Committee (2007-present), CASS Board-of-Governors (2009-2011), the CAS Publication Activities Committee (2009-2011), the CAS Web Ad hoc Committee (2010-present), and the Technical Committees of CASCOM (2008-) and CASEO (2009-present). He served on the Technical/Organization Committees of numerous conferences such as APCCAS'08 and ISCAS'10. He co-initiated the GOLD Special Sessions in ISCAS'09-10.



**Rui P. Martins** (M'88–SM'99–F'08) was born on April 30, 1957. He received the B.S., M.S., and Ph.D. degrees and the Habilitation for Full-Professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico (IST), TU of Lisbon, Lisboa, Portugal, in 1980, 1985, 1992, and 2001, respectively.

He has been with the Department of Electrical and Computer Engineering/IST, TU of Lisbon, since October 1980. Since 1992, he has been on leave from

IST, TU of Lisbon, and is also with the Department of Electrical and Electronics Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macau, China, where he has been a Full Professor since 1998. At FST, he was the Dean of the Faculty from 1994 to 1997, and he has been Vice-Rector of UM since 1997. From September 2008, after the reform of the UM Charter, he was nominated after open international recruitment as Vice-Rector (Research) until August 31, 2013. Within the scope of his teaching and research activities, he has taught 20 bachelor's and master's courses and has supervised 21 theses, both graduate and doctoral. He has written 13 books, coauthoring three and co-editing ten, plus authoring or coauthoring five book chapters, 176 refereed papers, as well as other 70 academic work, in the areas of microelectronics, electrical and electronics engineering, engineering, and university education. He has also coauthored seven submitted U.S. patents (with one approved and issued in 2009, one classified as "patent pending" and five still in the process of application). He has founded the Analog and Mixed-Signal Very Large Scale Integration (VLSI) Research Laboratory, UM.

Prof. Martins was the founding chairman of the IEEE Macau Section from 2003 to 2005, and of the IEEE Macau Joint-Chapter on Circuits and Systems (CAS)/Communications (COM) from 2005 to 2008 [World Chapter of the Year 2009 of the IEEE Circuits and Systems Society (CASS)]. He was the general chair of the 2008 IEEE Asia–Pacific Conference on Circuits And Systems—APCCAS'2008 and was elected vice-president for Region 10 (Asia, Australia, the Pacific) of the IEEE CASS for the period of 2009 to 2010. He is an associate editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—II: EXPRESS BRIEFS (2010–2011). He was the recipient of the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999 and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001.