TSINGHUA SCIENCE AND TECHNOLOGY ISSN 1007-0214 07/16 pp526-533 DOI: 10.26599/TST.2021.9010038 Volume 27, Number 3, June 2022

# A Brief Review of Design and Simulation Methodology in Silicon Photonics

## Chonglei Sun, Liuge Du, and Jia Zhao\*

**Abstract:** Powerful electronic design automation tools have enabled the rapid development of electronic Integrated Circuits (ICs). Similar to electronic ICs, silicon photonics technology has sufficiently matured, and large-scale photonic circuits can now be implanted into a single chip. Design tools have also evolved from primary devices to complex photonic circuits. In this paper, we review the current state of photonic design automation in terms of device modeling methods and circuit simulation methodologies, and compare the photonics design flow with mature electronic design automation design flows. Key challenges and opportunities are also discussed.

Key words: photonic design automation; compact model; circuit simulation; complex modes

## 1 Introduction

The evolution of CMOS technologies toward nanometerscale devices has resulted in incredibly complex modern electronic Integrated Circuits (ICs). Chip-level design is a high-tech, high-investment, high-risk, and high-return business. Without powerful tools, designers cannot construct integrated chips bearing billions of transistors. Electronic Design Automation (EDA) is a rugged design tool that helps designers render their initial ideas on physical silicon films.

The development of EDA has undergone several stages of development<sup>[1]</sup>. In the Computer Aided Design (CAD) stage, which began in the 1960s and ended in the 1980s, computers were used to draw layouts; however, the technologies available at this time could not offer advanced features. As the number of required components increased, a strong need for physical design automation tools emerged. The Computer Aided Engineering (CAE) stage, which began in the 1980s and lasted until the 1990s, provided a number of advanced

design methodologies, such as design description, synthesis, optimization, and verification. However, the design flow in this stage featured poor automation. The EDA stage, which began in the 1990s, is characterized by the availability of a large set of tools to use in all design abstraction levels. At this stage, the hardware descriptive language, system-level simulation, and synthesis techniques featured high automation and intelligence.

Some efficient methods to increase chip performance in the presence of physical limitations include improving the chip architecture, shutting down unused gates, and applying advanced packaging methods. The development trend of EDA tools is to enhance the mixedsignal processing capability of specific  $ICs^{[2-5]}$ , such as analog electronic circuits and photonic ICs. The circuit simulation accuracy relies on how EDA tools and models handle nonidealities and process variations. As the transistor size continuously decreases, modeling and simulation operations are becoming increasingly challenging.

Another development trend of chips involves the hybrid integration of electronics and photonics. Many photonics platforms, such as III–V<sup>[6–8]</sup>, Si3N4<sup>[9–11]</sup>, lithium niobite<sup>[12–14]</sup>, and SOI, are available for communication, sensing, and other specific applications. Silicon photonics are fabricated in the same manner

<sup>•</sup> Chonglei Sun, Liuge Du, and Jia Zhao are with the School of Information Science and Engineering, Shandong University, Qingdao 266237, China. E-mail: chongleisun@sdu.edu.cn; lgdu@sdu.edu.cn; zhaojia@sdu.edu.cn.

<sup>\*</sup> To whom correspondence should be addressed.

Manuscript received: 2021-02-28; revised: 2021-05-09; accepted: 2021-05-16

C The author(s) 2022. The articles published in this open access journal are distributed under the terms of the Creative Commons Attribution 4.0 International License (http://creativecommons.org/licenses/by/4.0/).

as electric ICs via CMOS technology. The CMOS technology is regarded as the most promising platform for the hybrid integration of electronics and photonics. The material index contrast between the core and cladding is quite high in these platforms, which means the resultant devices have tight structures. Thus, the high-density integration of photonic circuits composed of those materials is realizable.

The fabrication processes of silicon photonics are considered sufficient for various applications in the fields of communications and sensing. Precision fabrication processes have produced many high-performance integrated devices over the last few decades<sup>[15]</sup>. Silicon single-mode waveguides with a propagation loss of only 1–2 dB/cm may be obtained from standard fabrication processes. The coupling loss between single-mode fibers and photonic chips is 2–3 dB for grating couplers and 1–2 dB for end couplers. High-performance devices, such as power splitters<sup>[16–18]</sup>, polarization splitters<sup>[19–21]</sup>, microring filters<sup>[22, 23]</sup>, couplers<sup>[24, 25]</sup>, modulators<sup>[26–29]</sup>, and detectors<sup>[30, 31]</sup>, have been proposed and fabricated with CMOS or Electron Bean Lithography (EBL) technology.

Silicon photonic and electronic ICs share the same fabrication platform<sup>[32-34]</sup>. Photonic ICs require the use of electric circuit design tools for modeling and layout<sup>[35]</sup>. However, the main difference between photonic and electric ICs is that the design, simulation, and synthesis tools of electric EDA cannot be directly and efficiently used in the former. For example, the primary cell of electric integrated chips is the transistor, which is generally assigned a rectangular shape in layout tools. By contrast, photonic circuits may feature various primary components with different functions and structures. Today, silicon photonic circuits in communication applications include dozens of devices. While estimating circuit performance by manually calculating the device transfer matrix is possible, the available estimation methods may be limited for more complex circuits, such as machine learning photonics. At present CAD stage, there are no efficient synthesis tools and descriptive languages, which are essential to EDA tools, to simplify the design process.

This paper presents a review of silicon photonics design methodologies, including the design flow, device modeling, the compact model, and circuit modeling. Challenges and opportunities in PDA are also provided to highlight potential research directions for the photonic design community<sup>[36]</sup>.

## 2 Photonic Circuit Design Flow

In electric IC designs, millions of functional logics is implanted into spaces as small as a square millimeter by using mature design flow and design tools. Similar to the development of microelectronic chips, the design of photonic ICs also follows a design flow. Because photonic ICs resemble analog electric ICs in architecture, the photonic IC design flow is designed according to the design flow of analog chips, as shown in Fig. 1<sup>[37]</sup>.

The design flow contains the following four aspects:

(1) Logical design: The desired function of a photonic integrated chip is achieved by sublogical circuits and functional devices. The use of various sublogical circuits and devices provides the photonic circuit with different implementation forms. The accuracy of the simulation results depends on the accuracy of the sub-circuit and device models. Logic design and simulation could be used to verify the feasibility of the initial idea and is the primary step for further processes.

(2) Layout and physical simulation: The logical circuit is converted into a physical mask by using a series of layout steps and rules. Thereafter, a physical simulation is performed to verify the actual performance of the photonic chips. High-accuracy device and circuit modeling methods are employed to represent the complexity of optical signal propagation in the circuit.

(3) Design rule check and functional verification: The physical mask consists of several polygons on different layers. These polygons include circles, triangles, and arbitrary shapes, and are much more complicated than electric ICs; thus, the design rule check is a challenging process. Typically, the design rules are provided by Fabs to ensure that the mask is



Fig. 1 Photonic IC design flow.

Rule Check (DRC), functional verification or Layout-Versus-Schematic (LVS) evaluation is conducted. In this step, the consistency between the layout and the intended logic circuit is checked.

(4) Fabrication and testing: The taper-out mask is delivered to the Fabs. After several processing steps, the photonic chip is fabricated. The fabricated chip is then tested to ensure that its function is consistent with the design intent. The parameter extraction method is an essential means to evaluate the performance of fundamental devices within a chip. The testing and extracted parameters are then used to redesign or improve the circuits.

Identifying and separating these abstraction steps in the design is essential to the scaling of circuits. The circuit design is based on the logical individual subcircuit and device rather than the physical architecture devices. The sub-circuit and device models are well designed, tested, and supplied by Fabs in a Process Design Kit (PDK) or other libraries. The PDK, which contains information on the fabrication process and compact model of devices, is the interface between the Fab and the designer.

The complexity of photonic signals prevents the development of an effective modeling method for building compact models of photonic integrated devices. A logical circuit can be simulated by improving traditional optical fiber communication methods. However, dispersion, polarization, coupling, and other optical signal propagation characteristics in ICs impede the construction of accurate physical simulation methods for these circuits.

Compact model extraction and circuit physical modeling methods are discussed in the next sections; these two aspects are currently the most difficult challenges in the PDA industry.

# **3** Device Simulation and Compact Model

The smallest unit of an electric integrated chip is the transistor. The compact model of a microelectronic device is relatively simple. However, numerous types of devices may be found in optoelectronic integrated chips. Optical signals have more state attributes than electrical signals, such as polarization or radiation, and extracting integrated optical devices into simple models is quite challenging<sup>[38]</sup>. The most common means to simulate components is the finite difference time-domain algorithm, the results of which can be used to extract

the guided-mode characteristics of ports. Because the radiation fields at ports cannot be fully expressed using guided modes, more accurate and efficient modeling methods are strongly needed.

Tsinghua Science and Technology, June 2022, 27(3): 526-533

This section reviews the current modeling methods for typical passive and active optical devices, and then discusses the most promising modeling method for these devices.

## 3.1 Waveguides

Strip and ridge waveguides are the most commonly used optical waveguides in integrated chips. The waveguide features can be analyzed by mode theory. Mode propagation and bending losses caused by the discontinuity of the waveguide surface are the two most important parameters characterizing the performance of optical waveguides. Imperfections in the processing technology result in surfaces that are rougher than expected. Thus, the propagation loss and phase could deviate from the design values. Some works have been proposed to model the transmission error caused by the fabrication process<sup>[39, 40]</sup>. However, these device modelling methods are based on the guided-mode theory and do not consider the radiation field. No complete compact model of integrated optical waveguides is currently available, and more accurate models must be developed to address this issue.

# 3.2 Splitters

Silicon-based integrated devices include a number of optical splitters, such as Y branch optical splitters, MultiMode Interference (MMI) power splitters, Directional Coupler (DC) power splitters, and other polarization beam splitters. Because of imperfections in the fabrication processes of these components, however, Y branch optical splitters are rarely used in silicon photonic integrated chips. MMI and DC splitters are commonly used in coupler structures. Multimode interference and coupled-mode theories are used to analyze MMIs and DCs<sup>[18, 41, 42]</sup>. However, these analytical methods do not consider the radiation field of the devices; as such, these methods cannot accurately calculate device performance and require the use of other numerical methods, such as the finite difference timedomain algorithm.

# 3.3 Filters

The most commonly used filters are based on micro-ring and grating structures, as shown in Fig. 2. Similar to those of splitters, the analytical device models of these



Fig. 2 Microring resonator compact model.

devices are based on analytical theory, such as coupledmode theory and phase-matching conditions<sup>[43, 44]</sup>. However, only the guided mode is considered in these models. The simulation results in some cases are relatively more accurate compared with those obtained from numerical algorithms, such as Finite-Difference Time-Domain (FDTD).

#### 3.4 Couplers

Grating and edge couplers are two commonly used devices that couple optical signals in and out of photonic ICs. Because edge couplers are fairly large in size (i.e., lengths of a hundred micrometers), the calculation ability of computing workstations is low; the most efficient modeling method for edge couplers is the eigenmode expansion method, which is also known as the mode-matching method<sup>[45]</sup>. The calculated result is typically different from the FDTD result. Grating couplers can be modeled by the mode-matching method with the help of complex modes<sup>[46–49]</sup>. An accurate compact model of the grating coupler has been proposed and compared with FDTD<sup>[49]</sup>, as shown in Fig. 3.

## 3.5 Modulators

The structure of modulators is much more complicated than that of the passive devices described above. Performance analysis of the modulator includes two aspects: optical analysis and electrical analysis. The



Fig. 3 Grating coupler compact model.

modeling of the thermal-optical modulator<sup>[50]</sup> is relatively simpler than that of PN junction modulators, because the electrical component can be regarded as a resister. The compact model of this type of modulator is identical to that of passive devices of the Mach-Zehnder interferometer or microring resonator. The modeling of the PN junction modulator is more complicated than that of thermal-optical modulators, because the electrical component cannot simply be regarded as a resistor. The capacitance and equivalent resistance of the PN junction and the parasitic capacitance, resistance, and inductance of the optical modulator electrode should be comprehensively analyzed. Several modulator models were proposed in the Verilog-A and SPICE forms to study photonic integrated circuits with mature EDA tools<sup>[28, 51, 52]</sup>.

#### **3.6** Detectors

Silicon materials are transparent in the communication band, and silicon-based detectors are usually realized by the epitaxial growth of germanium on silicon waveguides. Simulation of the germanium detector involves passive and active phases. The passive phase of the simulation is realized by the finite difference timedomain method, while the active phase is simulated in the same manner as PN junction modulators<sup>[53, 54]</sup>.

No accurate compact mode of integrated devices has been proposed because of the lack of approaches with which to deal with radiation fields. At present, the finite difference time-domain method in combination with the waveguide port modeling method is the most effective way to extract devices performance. However, because of the missing radiation mode, this model cannot fully represent the features of the device. Complexmode analytical theory is a promising method in device modeling that can calculate radiation fields accurately. It can use complex-mode ports instead of guided-mode ports, and apply complex-mode-matching methods and complex coupled-mode theory to model devices. The modeling of active devices can be learned from the modeling methods of microelectronic devices. The parameter extraction method is relatively mature. However, because the phase change observed as a function of voltage is nonlinear, some approximation methods are necessary.

## 4 Circuit Simulation

Given their relatively small size, photonic integrated devices may be modeled using a number of precise numerical simulation methods, such as the finite difference time-domain method. However, photonic ICs usually consist of dozens, maybe even thousands, of devices; in this case, the numerical simulation methods used in device simulation may no longer be applicable<sup>[38]</sup>. Accurate circuit simulation methods can improve the estimation of system performance and increase circuit complexity.

Traditional optical communication system simulation software, makes use of optical IC simulation algorithms that can be classified as frequency-domain algorithms and time-domain simulation algorithms. If the characteristics of the device do not change over time, such as those of most passive devices, the features of this device may be conveniently expressed using frequency-domain characteristics. The scattering matrix method is the most effective means to describe device characteristics in the frequency domain.

However, the guided-mode feature scattering matrix cannot completely express device characteristics, because the radiation field at the ports is not included in the matrix. The most accurate modeling method in this case involves the use of complex modes, instead of guided mode for device modeling and simulation. A complex matrix can be obtained from the expanded field at the port with complex modes or the direct modeling of the devices using complex-mode analytical methods, such as the complex-mode-matching method and complex coupled-mode theory. For example, Huang et al.<sup>[55]</sup> proposed a complex-mode analytical method to model and simulate a circuit consisting of passive devices, as shown in Fig. 4. This technique could divide a complicated device structure, such as a microdisk



Fig. 4 Complex-mode circuit simulation model. *E* is the basic element, *P* is the port, and *C* indicates coupling.

#### Tsinghua Science and Technology, June 2022, 27(3): 526-533

resonator, into subcomponents for efficient simulation.

Time-domain circuit simulation enables the analysis of a circuit's response to time-varying stimuli by passing signals between circuit blocks and calculating the response of each block at each time step. Unlike the frequency-domain algorithm, which only analyzes the characteristics of a single wavelength, the time-domain simulation algorithm can simultaneously calculate multiple wavelengths and modes. Passive components can also be considered filters and conveniently applied to time-domain simulations by using Fourier transform.

After frequency- and time-domain simulation, the robustness of the circuit must be estimated. The most commonly used methods for checking robustness in electric ICs are the Monte-Carlo and corner analytical methods<sup>[37, 56, 57]</sup>. However, finding the best and worst results, which is essential for corner analysis, is fairly challenging. Thus, the Monte-Carlo analytical method, which requires a large number of circuit simulations with various basic element models, is more suitable for photonic ICs. For example, the impact of propagation phase variation can be described by Monte-Carlo simulations. Because of imperfections in the processing technology, phase changes are usually difficult to estimate in a simulation.

The optical circuit simulation method is similar to the classical fiber communication simulation method. Follow-up work should be conducted to improve the algorithm according to the properties of silicon-based integrated devices.

## 5 Challenge and Opportunity

Current photonic circuits are relatively simple, and designing systems by using paperwork has not shown real disadvantages. As the number of devices increases, using powerful design tools to achieve complex circuit designs becomes increasingly imperative. As discussed in the previous two sections, the main challenge in circuit design is the building of an efficient and accurate compact model of devices with a mature descriptive language, and the challenge in circuit simulation is the improvement of primary simulation methods with integrated optical devices.

Optimization of the design flow also presents a number of challenges. To date, no mature design flow for the design of photonic chips is yet available. The present paper only describes the front-end design flow; work on end-front design flows remains immature. The descriptive language and synthesis method, which could convert functional descriptions into a logical circuit, remain lacking. The radiation field of a device could interfere with other devices, and no efficient method to address this problem has yet been developed. In contrast to electric ICs, the circuit layout is composed of polygons. The design rule check method for electric ICs should be improved for photonic structures. Moreover, efficient tools with which to verify a potential layout against the intent-designed function are unavailable. Finally, the parameter extraction method used to characterize the performance of the functional element in the circuits after chip testing remains flawed.

These challenges reveal ample opportunities in the research and industrial applications of PDA. More collaboration among stakeholders is necessary to promote the development of the optoelectronic industry and superior design tools.

#### Acknowledgment

This work was supported by the National Key Research and Development Program of China (No. 2018YFA0209000), the Opening Project of the Key Laboratory of Microelectronic Devices and Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, and the National Natural Science Foundation of China (No. 61801267).

#### References

- B. W. Yan, X. C. Cheng, F. Yang, and L. Yao, Research on EDA technology and its related issues, in *Proc. of 2010 Int. Conf. Computer Design and Applications*, Qinhuangdao, China, 2010, pp. V4-26–V4-29.
- [2] T. C. Chen, Z. W. Jiang, T. C. Hsu, H. C. Chen, and Y. W. Chang, A high-quality mixed-size analytical placer considering preplaced blocks and density constraints, in *Proc. 2006 IEEE/ACM Int. Conf. Computer Aided Design*, San Jose, CA, USA, 2006, pp. 187–192.
- [3] X. Fei, Y. Zhang, and W. Zheng, XB-SIM\*: A simulation framework for modeling and exploration of ReRAMbased CNN acceleration design, *Tsinghua Science and Technology*, vol. 26, no. 3, pp. 322–334, 2021.
- [4] J. Zhang, H. Wu, W. Chen, S. Wei, and H. Chen, Design and tool flow of a reconfigurable asynchronous neural network accelerator, *Tsinghua Science and Technology*, vol. 26, no. 5, pp. 565–573, 2021.
- [5] Guruprasad and K. Shama, Design and verification of analog integrated circuits using free or open source EDA tools, in *Proc.* 4<sup>th</sup> Int. Conf. Communication and Electronics Systems, Coimbatore, India, 2019, pp. 186–191.
- [6] R. Nagarajan, M. Kato, J. Pleumeekers, P. Evans, S. Corzine, S. Hurtt, A. Dentai, S. Murthy, M. Missey, R. Muthiah, et al., InP photonic integrated circuits, *IEEE Journal of Selected Topics in Quantum Electronics*, vol.

16, no. 5, pp. 1113–1125, 2010.

- [7] S. Stopiński, K. Łwniczuk, K. Welikow, A. Jusza, P. Gdula, P. Szczepariski, X. J. M. Leijtens, M. K. Smii, and R. Piramidawicz, Application specific photonic integrated circuits for telecommunications, in *Proc. of 2013 Conf. Lasers & Electro-Optics Europe & Int. Quantum Electronics Conf. CLEO EUROPE/IQEC*, Munich, Germany, 2013, p. CI\_2\_2.
- [8] M. K. Smit, Past and future of InP-based photonic integration, in *Proc. of LEOS 2008 – 21<sup>st</sup> Annu. Meeting* of the IEEE Lasers and Electro-Optics Society, Newport Beach, CA, USA, 2008, pp. 51&52.
- [9] A. Rahim, E. Ryckeboer, A. Z. Subramanian, S. Clemmen, B. Kuyken, A. Dhakal, A. Raza, A. Hermans, M. Muneeb, S. Dhoore, et al., Expanding the silicon photonics portfolio with silicon nitride photonic integrated circuits, *Journal of Lightwave Technology*, vol. 35, no. 4, pp. 639–649, 2017.
- [10] Q. Wilmart, C. Sciancalepore, D. Fowler, H. El Dirani, K. Hassan, S. Garcia, S. Malhouitre, and S. Olivier, Si-SiN photonic platform for CWDM applications, in *Proc. of 2018 IEEE 15<sup>th</sup> Int. Conf. Group IV Photonics (GFP)*, Cancun, Mexico, 2018, pp. 1&2.
- [11] M. H. P. Pfeiffer, C. Herkommer, J. Q. Liu, T. Morais, M. Zervas, M. Geiselmann, and T. J. Kippenberg, Photonic damascene process for low-loss, high-confinement silicon nitride waveguides, *IEEE Journal of Selected Topics in Quantum Electronics*, vol. 24, no. 4, p. 6101411, 2018.
- [12] A. Rao and S. Fathpour, Heterogeneous thin-film lithium niobate integrated photonics for electrooptics and nonlinear optics, *IEEE Journal of Selected Topics in Quantum Electronics*, vol. 24, no. 6, p. 8200912, 2018.
- [13] A. Rao, S. Fathpour, and K. Srinivasan, Integrated thin-film lithium niobate photonics, in *Integrated Photonics Research*, *Silicon and Nanophotonics*, Washington, DC, USA, 2020, p. ITu1A.2.
- [14] Y. Yao, B. Liu, H. Zhang, H. F. Liu, and J. G. Liu, Design of thin-film lithium niobate structure for integrated filtering and sensing applications, *Results in Physics*, vol. 17, p. 103082, 2020.
- [15] P. P. Absil, P. Verheyen, P. De Heyn, M. Pantouvaki, G. Lepage, J. De Coster, and J. Van Campenhout, Silicon photonics integrated circuits: a manufacturing platform for high density, low power optical I/O's, *Optics Express*, vol. 23, no. 7, pp. 9369–9378, 2015.
- [16] H. M. Yang, P. F. Zheng, P. P. Liu, G. H. Hu, B. F. Yun, and Y. P. Cui, Design of polarization-insensitive 2×2 multimode interference coupler based on double strip silicon nitride waveguides, *Optics Communications*, vol. 410, pp. 559– 564, 2018.
- [17] C. L. Sun, J. Zhao, Z. J. Wang, L. G. Du, and W. P. Huang, Broadband and high uniformity Y junction optical beam splitter with multimode tapered branch, *Optik*, vol. 180, pp. 866–872, 2019.
- [18] Q. H. Xu, J. F. Tao, C. L. Sun, J. Zhao, Z. J. Wang, L. G. Du, C. N. Niu, X. Li, and W. P. Huang, An ultra-broadband polarizing beam splitter/coupler using asymmetric-waveguides, *Optics Communications*, vol. 454, p. 124424, 2020.
- [19] H. Y. Qiu, Y. X. Su, P. Yu, T. Hu, J. Y. Yang, and X.

#### Tsinghua Science and Technology, June 2022, 27(3): 526–533

Q. Jiang, Compact polarization splitter based on silicon grating-assisted couplers, *Optics Letters*, vol. 40, no. 9, pp. 1885–1887, 2015.

- [20] X. Sun, M. Z. Alam, J. S. Aitchison, and M. Mojahedi, Compact and broadband polarization beam splitter based on a silicon nitride augmented low-index guiding structure, *Optics Letters*, vol. 41, no. 1, pp. 163–166, 2016.
- [21] X. Sun, J. S. Aitchison, and M. Mojahedi, Realization of an ultra-compact polarization beam splitter using asymmetric MMI based on silicon nitride/silicon-on-insulator platform, *Optics Express*, vol. 25, no. 7, pp. 8296–8305, 2017.
- [22] W. K. Liu, C. Y. Chen, C. C. Wei, and Y. J. Chen, Improved technique for the characterization of micro-ring resonator using low coherence measurement, *Optics Letters*, vol. 40, no. 12, pp. 2909–2912, 2015.
- [23] X. Y. Liu, P. Ying, X. M. Zhong, J. Xu, Y. Han, S. Y. Yu, and X. L. Cai, Highly efficient thermo-optic tunable microring resonator based on an LNOI platform, *Optics Letters*, vol. 45, no. 22, pp. 6318–6321, 2020.
- [24] I. Demirtzioglou, C. Lacava, A. Shakoor, A. Khokhar, Y. Jung, D. J. Thomson, and P. Petropoulos, Silicon grating coupler for mode order conversion, in *Proc. of 2019 Conference on Lasers and Electro-Optics (CLEO)*, San Jose, CA, USA, 2019, p. JTh2A.74.
- [25] W. H. Shen, J. B. Du, J. J. Xiong, L. Ma, and Z. Y. He, Silicon-integrated dual-mode fiber-to-chip edge coupler for 2 × 100 Gbps/lambda MDM optical interconnection, *Optics Express*, vol. 28, no. 22, pp. 33254–33262, 2020.
- [26] K. P. Nagarjun, P. Raj, V. Jeyaselvan, S. K. Selvaraja, and V. R. Supradeepa, Microwave power induced resonance shifting of silicon ring modulators for continuously tunable, bandwidth scaled frequency combs, *Optics Express*, vol. 28, no. 9, pp. 13032–13042, 2020.
- [27] N. Boynton, H. Cai, M. Gehl, S. Arterburn, C. Dallo, A. Pomerene, A. Starbuck, D. Hood, D. C. Trotter, T. Friedmann, et al., A heterogeneously integrated silicon photonic/lithium niobate travelling wave electro-optic modulator, *Optics Express*, vol. 28, no. 2, pp. 1868–1884, 2020.
- [28] H. G. Chen, B. Zhang, L. L. Hu, Y. Luo, Y. Hu, X. Xiao, X. R. Liang, F. Li, and L. F. Gan, Thermo-optic-based phase-shifter power dither for silicon IQ optical modulator bias-control technology, *Optics Express*, vol. 27, no. 15, pp. 21546–21564, 2019.
- [29] C. Y. Wong, S. Zhang, Y. Y. Fang, L. Liu, T. Wang, Q. Zhang, S. P. Deng, G. N. Liu, and X. G. Xu, Silicon IQ modulator for next-generation metro network, *Journal of Lightwave Technology*, vol. 34, no. 2, pp. 730–736, 2016.
- [30] J. Fujikata, M. Noguchi, K. Kawashita, R. Katamawari, S. Takahashi, M. Nishimura, H. Ono, D. Shimura, H. Takahashi, H. Yaegashi, et al., High-speed Ge/Si electro-absorption optical modulator in C-band operation wavelengths, *Optics Express*, vol. 28, no. 22, pp. 33123– 33134, 2020.
- [31] K. Kuzmenko, P. Vines, A. Halimi, R. J. Collins, A. Maccarone, A. McCarthy, Z. M. Greener, J. Kirdoda, D. C. S. Dumas, L. F. Llin, et al., 3D LIDAR imaging using Ge-on-Si single-photon avalanche diode detectors, *Optics Express*, vol. 28, no. 2, pp. 1330–1344, 2020.

- [32] M. U. Khan, Y. F. Xing, Y. H. Ye, and W. Bogaerts, Photonic integrated circuit design in a foundry+fabless ecosystem, *IEEE Journal of Selected Topics in Quantum Electronics*, vol. 25, no. 5, p. 8201014, 2019.
- [33] Y. K. Su, Y. Zhang, C. Y. Qiu, X. H. Guo, and L. Sun, Silicon photonic platform for passive waveguide devices: Materials, fabrication, and applications, *Advanced Materials Technologies*, vol. 5, p. 1901153, 2020.
- [34] V. Stojanović, R. J. Ram, M. Popovic, S. Lin, S. Moazeni, M. Wade, C. Sun, L. Alloatti, A. Atabaki, F. Pavanello, et al., Monolithic silicon-photonic platforms in state-of-the-art CMOS SOI processes, *Optics Express*, vol. 26, no. 10, pp. 13106–13121, 2018.
- [35] Z. Q. Lu, J. Jhoja, J. Klein, X. Wang, A. Liu, J. Flueckiger, J. Pond, and L. Chrostowski, Performance prediction for silicon photonics integrated circuits with layout-dependent correlated manufacturing variability, *Optics Express*, vol. 25, no. 9, pp. 9712–9733, 2017.
- [36] Y. C. Zhou, A. Bhardwaj, J. Mason, W. Leong, S. Luna, S. Wolf, T. Vallaitis, A. James, P. Mena, E. Ghillino, et al., Electronic/photonic design automation (EPDA) for InPphotonic integrated circuit process design kit, in *Proc. of Integrated Photonics Research, Silicon and Nanophotonics* 2019, Burlingame, CA, USA, 2019, p. IM3A.3.
- [37] W. Bogaerts and L. Chrostowski, Silicon photonics circuit design: methods, tools and challenges, *Laser & Photonics Reviews*, vol. 12, no. 4, p. 1700237, 2018.
- [38] Z. Y. Zhang, R. Wu, Y. Y. Wang, C. Zhang, E. J. Stanton, C. L. Schow, K. T. Cheng, and J. E. Bowers, Compact modeling for silicon photonic heterogeneously integrated circuits, *Journal of Lightwave Technology*, vol. 35, no. 14, pp. 2973–2980, 2017.
- [39] D. E. Hagan and A. P. Knights, Mechanisms for optical loss in SOI waveguides for mid-infrared wavelengths around 2μm, *Journal of Optics*, vol. 19, no. 2, p. 025801, 2017.
- [40] J. Chiles and S. Fathpour, Silicon photonics beyond siliconon-insulator, *Journal of Optics*, vol. 19, no. 5, p. 053001, 2017.
- [41] Q. H. Xu, J. F. Tao, C. L. Sun, J. Zhao, Z. J. Wang, L. G. Du, and X. Li, Broadband polarization-independent directional coupler using asymmetric-waveguides, *IEEE Photonics Journal*, vol. 11, no. 6, p. 6603506, 2019.
- [42] Y. H. Zhang, M. A. Al-Mumin, H. Y. Liu, C. Xu, L. Zhang, P. L. LiKamWa, and G. F. Li, An integrated few-mode power splitter based on multimode interference, *Journal* of Lightwave Technology, vol. 37, no. 13, pp. 3000–3008, 2019.
- [43] M. Hammer, K. R. Hiremath, and R. Stoffer, Analytical approaches to the description of optical microresonator devices, *AIP Conference Proceedings*, vol. 709, p. 48, 2004.
- [44] J. Čyroký, L. Prkna, and M. Hubálek, Guided-wave optical microresonators: Calculation of eigenmodes, *AIP Conference Proceedings*, vol. 709, no. 1, p. 72, 2004.
- [45] M. Papes, P. Cheben, D. Benedikovic, J. H. Schmid, J. Pond, R. Halir, A. Ortega-Moñux, G. Wangüemert-Pérez, W. N. Ye, D. X. Xu, et al., Fiber-chip edge coupler with large mode size for silicon photonic wire waveguides, *Optics Express*, vol. 24, no. 5, pp. 5026–5038, 2016.

Chonglei Sun et al.: A Brief Review of Design and Simulation Methodology in Silicon Photonics

- [46] H. B. Liang, J. W. Mu, R. A. Soref, X. Li, and W. P. Huang, An optical mode-matching method with improved accuracy and efficiency, *IEEE Journal of Quantum Electronics*, vol. 51, no. 2, p. 6100108, 2015.
- [47] X. Y. Lu, Z. Z. Cao, M. C. van Beurden, Y. Q. Jiao, Q. B. Wu, and T. Koonen, A mode-matching method for threedimensional waveguides with PMLs combined with energy conservation, *Journal of Lightwave Technology*, vol. 36, no. 23, pp. 5573–5579, 2018.
- [48] H. B. Liang, J. W. Mu, X. Li, and W. P. Huang, Insights into complex Berenger modes: A view from the weighted optical path distance perspective, *Optics Letters*, vol. 39, no. 9, pp. 2811–2814, 2014.
- [49] C. L. Sun, J. Zhao, and W. P. Huang, New insight into complex mode matching method for modeling and simulation of surface-emitting grating couplers, *Journal of Lightwave Technology*, vol. 37, no. 3, pp. 839–844, 2019.
- [50] R. Haldar, A. D. Banik, M. S. Sanathanan, and S. K. Varshney, Compact athermal electro-optic modulator design based on SOI off-axis microring resonator, in *Proc. of 2014 Conf. Lasers and Electro-Optics (CLEO) – Laser Science to Photonic Applications*, San Jose, CA, USA, 2014, pp. 1&2.
- [51] S. Q. Liu, K. Wu, L. J. Zhou, G. Q. Zhou, L. J. Lu, and J. P. Chen, Modeling a dual-parallel silicon modulator for Sincshaped Nyquist pulse generation, *IEEE Journal of Selected Topics in Quantum Electronics*, vol. 27, no. 3, p. 3400208, 2021.

**Chonglei Sun** received the PhD degree in electronic science and technology from Shandong University, Qingdao, China in 2019. He is currently working as a postdoctoral researcher at the School of Information Science and Engineering, Shandong University. His research interests include nanophotonics, photonic devices,

and integrated circuits, especially computer-aided design technologies for photonic devices and ICs.



Liuge Du received the PhD degree from Shandong University, Jinan, China in 2011. He is currently working as an associate professor at the School of Information Science and Engineering, Shandong University. His research interests include electromagnetic numerical modeling methods.

- [52] K. H. Zhu, V. Saxena, and W. Kuang, Compact Verilog–A modeling of silicon traveling-wave modulator for hybrid CMOS photonic circuit design, in *Proc. of 2014 IEEE* 57<sup>th</sup> Int. Midwest Symp. Circuits and Systems (MWSCAS), College Station, TX, USA, 2014, pp. 615–618.
- [53] Z. H. Huang, C. Li, D. Liang, K. Z. Yu, C. Santori, M. Fiorentino, W. Sorin, S. Palermo, and R. G. Beausoleil, 25 Gbps low-voltage waveguide Si-Ge avalanche photodiode, *Optica*, vol. 3, no. 8, pp. 793–798, 2016.
- [54] B. H. Wang, Z. H. Huang, X. G. Zeng, W. V. Sorin, D. Liang, M. Fiorentino, and R. G. Beausoleil, A compact model for Si-Ge avalanche photodiodes over a wide range of multiplication gain, *Journal of Lightwave Technology*, vol. 37, no. 13, pp. 3229–3235, 2019.
- [55] W. P. Huang, L. Han, and J. W. Mu, A rigorous circuit model for simulation of large-scale photonic integrated circuits, *IEEE Photonics Journal*, vol. 4, no. 5, pp. 1622–1638, 2012.
- [56] L. Bechou, Y. Deshayes, Y. Ousten, O. Gilard, G. Quadri, and L. S. How, Monte-Carlo computations for predicted degradation of photonic devices in space environment, in *Proc. of 2015 IEEE Aerospace Conf.*, Big Sky, MT, USA, 2015, pp. 1–16.
- [57] M. Yang and C. L. Gong, Automatic classification algorithm of urban building based on corner analysis, in *Proc. of 2010 Int. Conf. Image Analysis and Signal Processing*, Zhejiang, China, 2010, pp. 579–582.



**Jia Zhao** received the BEng and PhD degrees from Shandong University, Jinan, China in 2006 and 2011, respectively. He is currently a professor at the School of Information Science and Engineering, Shandong University. His research interests include nanophotonic and chip-scale optical interconnection.